diff options
author | Furquan Shaikh <furquan@chromium.org> | 2017-10-25 09:47:58 -0700 |
---|---|---|
committer | Furquan Shaikh <furquan@google.com> | 2017-10-25 17:06:06 +0000 |
commit | af8839888758d25943fbc64eea29b18634a41c4f (patch) | |
tree | 0859f521796aa18cc8f81790a5cc643b8f18ac29 | |
parent | 74d8ed0cb8c659ec65b509bc32882e194168a891 (diff) | |
download | coreboot-af8839888758d25943fbc64eea29b18634a41c4f.tar.xz |
soc/intel/skylake: Fix broken GNVS offset for chromeos
Change 90ebf9 (soc/intel/skylake: Add GNVS variables and include SGX
ASL) added new GNVS variables but did not adjust the unused array size
and thus broke chromeos offset.
This change fixes the above issue by reducing the size of unused
array.
BUG=b:68254376
TEST=Verified that chromeos offset is correct. crossystem is able to
read all variables.
Change-Id: I5f76f5bba4f0f50a23a863450743385ad2a82b2b
Signed-off-by: Furquan Shaikh <furquan@chromium.org>
Reviewed-on: https://review.coreboot.org/22176
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
-rw-r--r-- | src/soc/intel/skylake/include/soc/nvs.h | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/src/soc/intel/skylake/include/soc/nvs.h b/src/soc/intel/skylake/include/soc/nvs.h index 498bb2b184..68ac947b32 100644 --- a/src/soc/intel/skylake/include/soc/nvs.h +++ b/src/soc/intel/skylake/include/soc/nvs.h @@ -61,7 +61,7 @@ typedef struct { u8 ecps; /* 0x43 - SGX Enabled status */ u64 emna; /* 0x44 - 0x4B EPC base address */ u64 elng; /* 0x4C - 0x53 EPC Length */ - u8 unused[189]; + u8 unused[172]; /* ChromeOS specific (0x100 - 0xfff) */ chromeos_acpi_t chromeos; |