summaryrefslogtreecommitdiff
path: root/documentation/hypertransport.svg
diff options
context:
space:
mode:
authorDave Frodin <dave.frodin@se-eng.com>2015-05-01 09:17:43 -0600
committerDave Frodin <dave.frodin@se-eng.com>2015-05-01 17:29:00 +0200
commitb738913ce050cd5a61d902e7024d4881cdb1ae59 (patch)
tree6130a5facd89a094857e6fdcce894184150e6a4d /documentation/hypertransport.svg
parent2eaa0d49e10e9c2314b0f61400a481447d1df892 (diff)
downloadcoreboot-b738913ce050cd5a61d902e7024d4881cdb1ae59.tar.xz
northbridge/intel/fsp_rangeley: Correct MMIO size setting
The Rangeley chipset has the MMIO PCI config space feature enabled at 0xe0000000-0xefffffff. This is a 256MB space which covers all of config space. The ACPI table for this space only defines it as being 64MB. This change fixes that setting. Change-Id: I8205a9b89ea6633ac6c4b0d5a282cd2745595b2e Signed-off-by: Dave Frodin <dave.frodin@se-eng.com> Reviewed-on: http://review.coreboot.org/10047 Reviewed-by: Marc Jones <marc.jones@se-eng.com> Tested-by: build bot (Jenkins)
Diffstat (limited to 'documentation/hypertransport.svg')
0 files changed, 0 insertions, 0 deletions