summaryrefslogtreecommitdiff
path: root/src/cpu/intel/model_206ax
diff options
context:
space:
mode:
authorArthur Heymans <arthur@aheymans.xyz>2019-04-24 12:29:44 +0200
committerPatrick Georgi <pgeorgi@google.com>2019-04-25 15:56:28 +0000
commit74f9fe6e58f949001a34866505cecca16aa0de03 (patch)
treea46a7d5f92669425a05f8394918c1b6be1e74c91 /src/cpu/intel/model_206ax
parent5417c84f7d525d1db8f4abbf3ef4da527dd52cd6 (diff)
downloadcoreboot-74f9fe6e58f949001a34866505cecca16aa0de03.tar.xz
cpu/intel/car/non-evict: Select NO_FIXED_XIP_ROM_SIZE
CPU's featuring a non eviction mode cache the whole ROM. Therefore XIP stages don't need to follow some alignment constraints. Change-Id: I4a30f31baa0f90279c0690ceb6aefea6de461bd9 Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/coreboot/+/32442 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Diffstat (limited to 'src/cpu/intel/model_206ax')
-rw-r--r--src/cpu/intel/model_206ax/Kconfig5
1 files changed, 1 insertions, 4 deletions
diff --git a/src/cpu/intel/model_206ax/Kconfig b/src/cpu/intel/model_206ax/Kconfig
index 7f73da9ab4..f045e9aac5 100644
--- a/src/cpu/intel/model_206ax/Kconfig
+++ b/src/cpu/intel/model_206ax/Kconfig
@@ -25,15 +25,12 @@ config CPU_SPECIFIC_OPTIONS
select CPU_INTEL_COMMON
select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
select PARALLEL_MP
+ select NO_FIXED_XIP_ROM_SIZE
config BOOTBLOCK_CPU_INIT
string
default "cpu/intel/model_206ax/bootblock.c"
-config XIP_ROM_SIZE
- hex
- default 0x20000 if USE_NATIVE_RAMINIT
-
config SMM_TSEG_SIZE
hex
default 0x800000