diff options
author | Elyes HAOUAS <ehaouas@noos.fr> | 2016-07-30 15:37:26 +0200 |
---|---|---|
committer | Martin Roth <martinroth@google.com> | 2016-07-31 19:29:22 +0200 |
commit | 7753731f0cce2216574756e3e0101e4166fa3ef3 (patch) | |
tree | 413dd853852213248dec6588c1a81b8f5718c2b0 /src/drivers/intel | |
parent | 038e7247dc9705ff2d47dd90ec9a807f6feb52ba (diff) | |
download | coreboot-7753731f0cce2216574756e3e0101e4166fa3ef3.tar.xz |
src/drivers: Capitalize CPU, RAM and ACPI
Change-Id: I720469ea1df75544f5b1e0cab718502d8a9cf197
Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr>
Reviewed-on: https://review.coreboot.org/15983
Tested-by: build bot (Jenkins)
Reviewed-by: Omar Pakker
Reviewed-by: Martin Roth <martinroth@google.com>
Diffstat (limited to 'src/drivers/intel')
-rw-r--r-- | src/drivers/intel/fsp1_1/cache_as_ram.inc | 2 | ||||
-rw-r--r-- | src/drivers/intel/fsp1_1/car.c | 4 | ||||
-rw-r--r-- | src/drivers/intel/fsp1_1/include/fsp/car.h | 2 | ||||
-rw-r--r-- | src/drivers/intel/fsp1_1/include/fsp/gma.h | 2 | ||||
-rw-r--r-- | src/drivers/intel/fsp1_1/romstage.c | 2 |
5 files changed, 6 insertions, 6 deletions
diff --git a/src/drivers/intel/fsp1_1/cache_as_ram.inc b/src/drivers/intel/fsp1_1/cache_as_ram.inc index 6e7e50b992..6611fa192d 100644 --- a/src/drivers/intel/fsp1_1/cache_as_ram.inc +++ b/src/drivers/intel/fsp1_1/cache_as_ram.inc @@ -154,7 +154,7 @@ before_romstage: call cache_as_ram_main /* One will never return from cache_as_ram_main() in verstage so there's - * no such thing as after ram init. */ + * no such thing as after RAM init. */ #if !ENV_VERSTAGE #include "after_raminit.S" #endif diff --git a/src/drivers/intel/fsp1_1/car.c b/src/drivers/intel/fsp1_1/car.c index b525a6223e..7eceebf5ba 100644 --- a/src/drivers/intel/fsp1_1/car.c +++ b/src/drivers/intel/fsp1_1/car.c @@ -69,7 +69,7 @@ asmlinkage void *cache_as_ram_main(struct cache_as_ram_params *car_params) set_fih_car(car_params->fih); - /* Return new stack value in ram back to assembly stub. */ + /* Return new stack value in RAM back to assembly stub. */ return cache_as_ram_stage_main(car_params->fih); } @@ -93,7 +93,7 @@ asmlinkage void *romstage_after_verstage(void) set_fih_car(fih); - /* Return new stack value in ram back to assembly stub. */ + /* Return new stack value in RAM back to assembly stub. */ return cache_as_ram_stage_main(fih); } diff --git a/src/drivers/intel/fsp1_1/include/fsp/car.h b/src/drivers/intel/fsp1_1/include/fsp/car.h index 56400a7b54..88dca9a0c5 100644 --- a/src/drivers/intel/fsp1_1/include/fsp/car.h +++ b/src/drivers/intel/fsp1_1/include/fsp/car.h @@ -34,7 +34,7 @@ asmlinkage void *cache_as_ram_main(struct cache_as_ram_params *car_params); asmlinkage void after_cache_as_ram(void *chipset_context); asmlinkage void *romstage_after_verstage(void); /* Per stage calls from the above two functions. The void * return from - * cache_as_ram_stage_main() is the stack pointer to use in ram after + * cache_as_ram_stage_main() is the stack pointer to use in RAM after * exiting cache-as-ram mode. */ void *cache_as_ram_stage_main(FSP_INFO_HEADER *fih); void after_cache_as_ram_stage(void); diff --git a/src/drivers/intel/fsp1_1/include/fsp/gma.h b/src/drivers/intel/fsp1_1/include/fsp/gma.h index b2ba0d4032..b0a2e7ac67 100644 --- a/src/drivers/intel/fsp1_1/include/fsp/gma.h +++ b/src/drivers/intel/fsp1_1/include/fsp/gma.h @@ -52,7 +52,7 @@ typedef struct { #define SBIOS_VERSION_SIZE 32 -/* mailbox 1: public acpi methods */ +/* mailbox 1: public ACPI methods */ typedef struct { u32 drdy; u32 csts; diff --git a/src/drivers/intel/fsp1_1/romstage.c b/src/drivers/intel/fsp1_1/romstage.c index b5d90c36dd..a95e5e602e 100644 --- a/src/drivers/intel/fsp1_1/romstage.c +++ b/src/drivers/intel/fsp1_1/romstage.c @@ -51,7 +51,7 @@ asmlinkage void *romstage_main(FSP_INFO_HEADER *fih) timestamp_add_now(TS_START_ROMSTAGE); - /* Load microcode before ram init */ + /* Load microcode before RAM init */ if (IS_ENABLED(CONFIG_SUPPORT_CPU_UCODE_IN_CBFS)) intel_update_microcode_from_cbfs(); |