summaryrefslogtreecommitdiff
path: root/src/ec/google/chromeec/acpi
diff options
context:
space:
mode:
authorMario Scheithauer <mario.scheithauer@siemens.com>2018-08-22 14:43:24 +0200
committerPatrick Georgi <pgeorgi@google.com>2018-08-23 15:52:39 +0000
commit0e1a526242476ac9470f30bc0059d00cd499cacf (patch)
tree59841fff123b15bdc5276c266aa391234a2878ed /src/ec/google/chromeec/acpi
parent053851f283e8a9239cff8f667dba958fbc3ce63e (diff)
downloadcoreboot-0e1a526242476ac9470f30bc0059d00cd499cacf.tar.xz
siemens/mc_apl1: Make adjustments for the 1st redesign of this mainboard
For the 1st redesign of mc_apl1 mainboard some adjustments are necessary: - The FPGA is now connected directly via a PCIe Root Port - Internal Apollo Lake UARTs are now used - Adjusting GPIO settings Change-Id: I8917a52325306f24d1c39a88dac47b0cee760d57 Signed-off-by: Mario Scheithauer <mario.scheithauer@siemens.com> Reviewed-on: https://review.coreboot.org/28270 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Werner Zeh <werner.zeh@siemens.com>
Diffstat (limited to 'src/ec/google/chromeec/acpi')
0 files changed, 0 insertions, 0 deletions