diff options
author | Shelley Chen <shchen@chromium.org> | 2018-01-31 15:55:50 -0800 |
---|---|---|
committer | Shelley Chen <shchen@google.com> | 2018-02-05 19:22:44 +0000 |
commit | 50db9a208e743ecbbadfde6643e7aeaf425eacdf (patch) | |
tree | d44550cee106f574f3e3198ec38546083c87d997 /src/include/spd.h | |
parent | 1177bf516540b62e54cefdf346bb6e8a7c376642 (diff) | |
download | coreboot-50db9a208e743ecbbadfde6643e7aeaf425eacdf.tar.xz |
soc/intel/skylake: Set PsysPl3 and Pl4
If given a value for PsysPl3 and/or Pl4, set the
appropriate MSR.
BUG=b:71594855
BRANCH=None
TEST=boot up and check MSRs in OS to make sure values are set as
expected. Test on Fizz, which will set these values in
mainboard.
Change-Id: Idbe04f48079b4fa3302d21acd065f2e4c53dd1ed
Signed-off-by: Shelley Chen <shchen@chromium.org>
Reviewed-on: https://review.coreboot.org/23527
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Furquan Shaikh <furquan@google.com>
Reviewed-by: Gaggery Tsai <gaggery.tsai@intel.com>
Diffstat (limited to 'src/include/spd.h')
0 files changed, 0 insertions, 0 deletions