summaryrefslogtreecommitdiff
path: root/src/mainboard/asus
diff options
context:
space:
mode:
authorKyösti Mälkki <kyosti.malkki@gmail.com>2014-11-21 08:40:55 +0200
committerKyösti Mälkki <kyosti.malkki@gmail.com>2014-12-03 08:04:18 +0100
commit2fd006a3e335570fda1e3b2bf00288103e9fac6d (patch)
tree5ac80e777999d935153ffb02e68ef2faab823b2e /src/mainboard/asus
parent7d8cde756e0e4d1fc14734eca721e4a55046b2d1 (diff)
downloadcoreboot-2fd006a3e335570fda1e3b2bf00288103e9fac6d.tar.xz
AGESA Hudson/Yangtze: Remove unused GPP configuration in devicetree
GPP config from devicetree.cb is not implemented for fam15tn/fam16kb. Also only for asus/f2a85-m the configuration value matched the actual programming. Change-Id: Ic7a9aa1360f4ba35d202f3f7dd1fc3c20a52dde0 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: http://review.coreboot.org/7600 Reviewed-by: Edward O'Callaghan <eocallaghan@alterapraxis.com> Tested-by: build bot (Jenkins)
Diffstat (limited to 'src/mainboard/asus')
-rw-r--r--src/mainboard/asus/f2a85-m/devicetree.cb1
-rw-r--r--src/mainboard/asus/f2a85-m_le/devicetree.cb1
2 files changed, 0 insertions, 2 deletions
diff --git a/src/mainboard/asus/f2a85-m/devicetree.cb b/src/mainboard/asus/f2a85-m/devicetree.cb
index 5158f19794..b08a63d962 100644
--- a/src/mainboard/asus/f2a85-m/devicetree.cb
+++ b/src/mainboard/asus/f2a85-m/devicetree.cb
@@ -116,7 +116,6 @@ chip northbridge/amd/agesa/family15tn/root_complex
device pci 15.2 off end # unused
device pci 15.3 off end # unused
- register "gpp_configuration" = "4"
end #chip southbridge/amd/hudson
device pci 18.0 on end
diff --git a/src/mainboard/asus/f2a85-m_le/devicetree.cb b/src/mainboard/asus/f2a85-m_le/devicetree.cb
index 84c8a0ef26..245fcaac75 100644
--- a/src/mainboard/asus/f2a85-m_le/devicetree.cb
+++ b/src/mainboard/asus/f2a85-m_le/devicetree.cb
@@ -115,7 +115,6 @@ chip northbridge/amd/agesa/family15tn/root_complex
device pci 15.1 on end # PCIe 1 onboard gigabit
device pci 15.2 off end # unused
device pci 15.3 off end # unused
- register "gpp_configuration" = "4"
end #chip southbridge/amd/hudson
device pci 18.0 on end