diff options
author | Julius Werner <jwerner@chromium.org> | 2017-11-03 15:23:09 -0700 |
---|---|---|
committer | Julius Werner <jwerner@chromium.org> | 2017-11-06 20:47:50 +0000 |
commit | 1ab8c01050c539b1af9edc5d2fd13a79bb71d053 (patch) | |
tree | af4e6ecd1cd46348abf8ae08ffcce7de6a2a881d /src/mainboard/foxconn/g41s-k | |
parent | 59e9080dcb136e2f4227a65140010aa442206dda (diff) | |
download | coreboot-1ab8c01050c539b1af9edc5d2fd13a79bb71d053.tar.xz |
gru: Fix and export SPK_PA_EN GPIO for Scarlet
On older Grus, GPIO0_A2 was an audio voltage rail enable line. On
Scarlet, we instead moved the audio codec enable (previously on
GPIO1_A2) there. Unfortunately the code still had some hardcoded
leftovers that were overlooked in the initial port and make our speakers
smell weird.
This patch fixes the incorrect GPIO settings and adds the speaker enable
pin to the GPIOs passed through the coreboot table, so that depthcharge
doesn't have to keep its own definition of the pin which may go out of
sync.
Change-Id: I1ac70ee47ebf04b8b92ff17a46cbf5d839421a61
Signed-off-by: Julius Werner <jwerner@chromium.org>
Reviewed-on: https://review.coreboot.org/22323
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: David Schneider <dnschneid@chromium.org>
Reviewed-by: Alexandru Stan <amstan@chromium.org>
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Diffstat (limited to 'src/mainboard/foxconn/g41s-k')
0 files changed, 0 insertions, 0 deletions