summaryrefslogtreecommitdiff
path: root/src/mainboard/google/dedede
diff options
context:
space:
mode:
authorFurquan Shaikh <furquan@google.com>2021-04-02 20:01:12 -0700
committerTim Wawrzynczak <twawrzynczak@chromium.org>2021-04-05 14:15:31 +0000
commitf7f715dff38c4a629139b2493ed6e0d7cc2eb36f (patch)
tree7cf7b68561cfb4e70d00f0aa6429b4fe7864c38a /src/mainboard/google/dedede
parent5304ce108e1f8fceff543543be092253cf09edb0 (diff)
downloadcoreboot-f7f715dff38c4a629139b2493ed6e0d7cc2eb36f.tar.xz
mb/google/brya: Enable south XHCI ports 1 and 2
FSP v2081 has a bug where it uses the information about south XHCI ports to enable TCSS XHCI ports. This change works around this bug by enabling south XHCI ports 1 and 2 in brya baseboard devicetree. brya0 already enables south XHCI port 1 in overridetree.cb, however, it is still enabled in baseboard/devicetree in case more variants are added to brya before FSP is fixed. BUG=b:184324979 TEST=Verified that TCSS XHCI ports 1 and 2 are now enabled. Change-Id: I4b86a98b18234ba309ddf2f30b80d78472951637 Signed-off-by: Furquan Shaikh <furquan@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/52088 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: EricR Lai <ericr_lai@compal.corp-partner.google.com> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/mainboard/google/dedede')
0 files changed, 0 insertions, 0 deletions