diff options
author | V Sowmya <v.sowmya@intel.com> | 2020-05-20 16:44:21 +0530 |
---|---|---|
committer | Furquan Shaikh <furquan@google.com> | 2020-05-29 15:58:38 +0000 |
commit | 36a67e1f3c4e06f24bf340025e39f938bac33f19 (patch) | |
tree | 04ee844592499efe2dc89a7bc90c5c12856c637e /src/mainboard/google/hatch/chromeos.fmd | |
parent | 1a438f33ffe5482c7a995cb1b25cc70db9b1e7fa (diff) | |
download | coreboot-36a67e1f3c4e06f24bf340025e39f938bac33f19.tar.xz |
mb/google/hatch: Select the fmd files for hatch baseboard
This patch selects the fmd files based on config
BOARD_GOOGLE_BASEBOARD_HATCH and also renames them to
add the baseboard name and layout size tags.
BUG=b:154561163
TEST=Built hatch variants and verified that they select the
right fmd files.
Signed-off-by: V Sowmya <v.sowmya@intel.com>
Change-Id: I5d99ae28cc972ffa635adf100b756c36e168a8f8
Reviewed-on: https://review.coreboot.org/c/coreboot/+/41567
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Maulik V Vaghela <maulik.v.vaghela@intel.com>
Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'src/mainboard/google/hatch/chromeos.fmd')
-rw-r--r-- | src/mainboard/google/hatch/chromeos.fmd | 47 |
1 files changed, 0 insertions, 47 deletions
diff --git a/src/mainboard/google/hatch/chromeos.fmd b/src/mainboard/google/hatch/chromeos.fmd deleted file mode 100644 index 8368b0a44b..0000000000 --- a/src/mainboard/google/hatch/chromeos.fmd +++ /dev/null @@ -1,47 +0,0 @@ -FLASH@0xfe000000 0x2000000 { - SI_ALL@0x0 0x400000 { - SI_DESC@0x0 0x1000 - SI_ME@0x1000 0x3ff000 - } - SI_BIOS@0x400000 0x1c00000 { - # Place RW_LEGACY at the start of BIOS region such that the rest - # of BIOS regions start at 16MiB boundary. Since this is a 32MiB - # SPI flash only the top 16MiB actually gets memory mapped. - RW_LEGACY(CBFS)@0x0 0x1000000 - RW_SECTION_A@0x1000000 0x3e0000 { - VBLOCK_A@0x0 0x10000 - FW_MAIN_A(CBFS)@0x10000 0x3cffc0 - RW_FWID_A@0x3dffc0 0x40 - } - RW_SECTION_B@0x13e0000 0x3e0000 { - VBLOCK_B@0x0 0x10000 - FW_MAIN_B(CBFS)@0x10000 0x3cffc0 - RW_FWID_B@0x3dffc0 0x40 - } - RW_MISC@0x17c0000 0x40000 { - UNIFIED_MRC_CACHE(PRESERVE)@0x0 0x30000 { - RECOVERY_MRC_CACHE@0x0 0x10000 - RW_MRC_CACHE@0x10000 0x20000 - } - RW_ELOG(PRESERVE)@0x30000 0x4000 - RW_SHARED@0x34000 0x4000 { - SHARED_DATA@0x0 0x2000 - VBLOCK_DEV@0x2000 0x2000 - } - RW_VPD(PRESERVE)@0x38000 0x2000 - RW_NVRAM(PRESERVE)@0x3a000 0x6000 - } - # Make WP_RO region align with SPI vendor - # memory protected range specification. - WP_RO@0x1800000 0x400000 { - RO_VPD(PRESERVE)@0x0 0x4000 - RO_SECTION@0x4000 0x3fc000 { - FMAP@0x0 0x800 - RO_FRID@0x800 0x40 - RO_FRID_PAD@0x840 0x7c0 - GBB@0x1000 0x3000 - COREBOOT(CBFS)@0x4000 0x3f8000 - } - } - } -} |