summaryrefslogtreecommitdiff
path: root/src/mainboard/google/hatch/variants
diff options
context:
space:
mode:
authorJohn Zhao <john.zhao@intel.com>2020-03-31 21:55:35 -0700
committerPatrick Georgi <pgeorgi@google.com>2020-04-14 10:09:27 +0000
commit17277ff6580e054eb7ac33f46c3c58c4bee9e886 (patch)
tree46893fe77d917362641b89be32de9751c8f032f0 /src/mainboard/google/hatch/variants
parent72d93667212b0315a323b073d2f6334462377d2c (diff)
downloadcoreboot-17277ff6580e054eb7ac33f46c3c58c4bee9e886.tar.xz
soc/intel/tigerlake: Fix TCSS TBT PCIE root ports scope type
TCSS TBT PCIE root ports scope type was mistakenly set to PCI_ENDPOINT. Fix the scope type to be PCI_SUB. BUG=b:141609884 TEST=Booted to kernel and verified no TBT PCIE root ports scope type mismatch error in kernel log. Change-Id: I844e7e9583992be496223fb51f24c5aa24fc7d21 Signed-off-by: John Zhao <john.zhao@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/40004 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Diffstat (limited to 'src/mainboard/google/hatch/variants')
0 files changed, 0 insertions, 0 deletions