diff options
author | Felix Held <felix-coreboot@felixheld.de> | 2021-05-18 01:25:51 +0200 |
---|---|---|
committer | Felix Held <felix-coreboot@felixheld.de> | 2021-05-19 15:37:39 +0000 |
commit | 224b578420a5d42e16ec6a8285971d34d8cdafac (patch) | |
tree | eb7a334ae4d2f9599815aaa886d8c2c3cd396327 /src/mainboard/jetway/Kconfig | |
parent | 0e099eaf83c732599b47f2d5301871d6076857a8 (diff) | |
download | coreboot-224b578420a5d42e16ec6a8285971d34d8cdafac.tar.xz |
soc/amd/cezanne/fch: add PCIe GPP clock generator configuration settings
I'm not 100% sure if this should rather be duplicated from Picasso or
commonized. Checked with the docs and this won't be compatible with
Stoneyridge and one future product's PPR lacked the corresponding
register. Some other chip has a compatible register layout, but a
different number of PCIe GPP clock outputs, so the common code would
need to use some SoC-dependent defines and possibly a SoC-specific
lookup table for the mapping which is also not that great.
TEST=Checked Cezanne PPR
Signed-off-by: Felix Held <felix-coreboot@felixheld.de>
Change-Id: I6b6d0cb8d7eb0288d8a18fcb975dc377b2c6846a
Reviewed-on: https://review.coreboot.org/c/coreboot/+/54685
Reviewed-by: Raul Rangel <rrangel@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/mainboard/jetway/Kconfig')
0 files changed, 0 insertions, 0 deletions