summaryrefslogtreecommitdiff
path: root/src/mainboard/technexion/tim5690/Kconfig
diff options
context:
space:
mode:
authorLibra Li <libra.li@technexion.com>2009-10-13 16:56:58 +0000
committerMyles Watson <mylesgw@gmail.com>2009-10-13 16:56:58 +0000
commit7d3649a605cf5d535039f1932224cdeafc49f73b (patch)
tree3d9fb481c22d70f1157faf7cf79a01f7d874e3a2 /src/mainboard/technexion/tim5690/Kconfig
parentc270e896f0bf9c780f2c49fa258b1c225e61ec9d (diff)
downloadcoreboot-7d3649a605cf5d535039f1932224cdeafc49f73b.tar.xz
This patch support for the Technexion Tim-5690 mainboard.
It's an embedded AMD RS690/SB600 mainboard. http://www.technexion.com/index.php/tim-5690 Myles added Kconfig support. Signed-off-by: Libra Li <libra.li@technexion.com> Signed-off-by: Myles Watson <mylesgw@gmail.com> Acked-by: Stefan Reinauer <stepan@coresystems.de> git-svn-id: svn://svn.coreboot.org/coreboot/trunk@4765 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
Diffstat (limited to 'src/mainboard/technexion/tim5690/Kconfig')
-rw-r--r--src/mainboard/technexion/tim5690/Kconfig105
1 files changed, 105 insertions, 0 deletions
diff --git a/src/mainboard/technexion/tim5690/Kconfig b/src/mainboard/technexion/tim5690/Kconfig
new file mode 100644
index 0000000000..2e4ea5f973
--- /dev/null
+++ b/src/mainboard/technexion/tim5690/Kconfig
@@ -0,0 +1,105 @@
+config BOARD_TECHNEXION_TIM5690
+ bool "Tim5690"
+ select ARCH_X86
+ select CPU_AMD_K8
+ select CPU_AMD_SOCKET_S1G1
+ select NORTHBRIDGE_AMD_AMDK8
+ select NORTHBRIDGE_AMD_AMDK8_ROOT_COMPLEX
+ select SOUTHBRIDGE_AMD_RS690
+ select SOUTHBRIDGE_AMD_SB600
+ select SUPERIO_ITE_IT8712F
+ select HAVE_PIRQ_TABLE
+ select USE_PRINTK_IN_CAR
+ select USE_DCACHE_RAM
+ select HAVE_HARD_RESET
+ select IOAPIC
+ select MEM_TRAIN_SEQ
+ select AP_CODE_IN_CAR
+ select SB_HT_CHAIN_UNITID_OFFSET_ONLY
+ select WAIT_BEFORE_CPUS_INIT
+ select HAVE_ACPI_TABLES
+
+config MAINBOARD_DIR
+ string
+ default technexion/tim5690
+ depends on BOARD_TECHNEXION_TIM5690
+
+config DCACHE_RAM_BASE
+ hex
+ default 0xc8000
+ depends on BOARD_TECHNEXION_TIM5690
+
+config DCACHE_RAM_SIZE
+ hex
+ default 0x08000
+ depends on BOARD_TECHNEXION_TIM5690
+
+config DCACHE_RAM_GLOBAL_VAR_SIZE
+ hex
+ default 0x01000
+ depends on BOARD_TECHNEXION_TIM5690
+
+config APIC_ID_OFFSET
+ hex
+ default 0x8
+ depends on BOARD_TECHNEXION_TIM5690
+
+config LB_CKS_RANGE_END
+ int
+ default 122
+ depends on BOARD_TECHNEXION_TIM5690
+
+config LB_CKS_LOC
+ int
+ default 123
+ depends on BOARD_TECHNEXION_TIM5690
+
+config MAINBOARD_PART_NUMBER
+ string
+ default "tim5690"
+ depends on BOARD_TECHNEXION_TIM5690
+
+config HW_MEM_HOLE_SIZEK
+ hex
+ default 0x100000
+ depends on BOARD_TECHNEXION_TIM5690
+
+config MAX_CPUS
+ int
+ default 2
+ depends on BOARD_TECHNEXION_TIM5690
+
+config MAX_PHYSICAL_CPUS
+ int
+ default 1
+ depends on BOARD_TECHNEXION_TIM5690
+
+config HW_MEM_HOLE_SIZE_AUTO_INC
+ bool
+ default n
+ depends on BOARD_TECHNEXION_TIM5690
+
+config SB_HT_CHAIN_ON_BUS0
+ int
+ default 2
+ depends on BOARD_TECHNEXION_TIM5690
+
+config HT_CHAIN_END_UNITID_BASE
+ hex
+ default 0x6
+ depends on BOARD_TECHNEXION_TIM5690
+
+config HT_CHAIN_UNITID_BASE
+ hex
+ default 0xa
+ depends on BOARD_TECHNEXION_TIM5690
+
+config USE_INIT
+ bool
+ default n
+ depends on BOARD_TECHNEXION_TIM5690
+
+config IRQ_SLOT_COUNT
+ int
+ default 11
+ depends on BOARD_TECHNEXION_TIM5690