diff options
author | Zheng Bao <zheng.bao@amd.com> | 2010-09-28 04:43:16 +0000 |
---|---|---|
committer | Zheng Bao <Zheng.Bao@amd.com> | 2010-09-28 04:43:16 +0000 |
commit | 7b1a3c334cbb71f44c03f9d72cb33715856c563d (patch) | |
tree | 0868f2d63c656570bc3e927323e705ad0660a3b4 /src/northbridge/amd/amdmct | |
parent | 3bd792947b71b2398163de03151ad195ccc58e70 (diff) | |
download | coreboot-7b1a3c334cbb71f44c03f9d72cb33715856c563d.tar.xz |
Trivial. re-Indent the code.
Signed-off-by: Zheng Bao <zheng.bao@amd.com>
Acked-by: Zheng Bao <zheng.bao@amd.com>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@5874 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
Diffstat (limited to 'src/northbridge/amd/amdmct')
-rw-r--r-- | src/northbridge/amd/amdmct/mct/mct_d.c | 68 | ||||
-rw-r--r-- | src/northbridge/amd/amdmct/mct_ddr3/mct_d.c | 2 |
2 files changed, 35 insertions, 35 deletions
diff --git a/src/northbridge/amd/amdmct/mct/mct_d.c b/src/northbridge/amd/amdmct/mct/mct_d.c index 7fd7fe5a7c..3c8506429c 100644 --- a/src/northbridge/amd/amdmct/mct/mct_d.c +++ b/src/northbridge/amd/amdmct/mct/mct_d.c @@ -776,7 +776,7 @@ static u8 NodePresent_D(u8 Node) if (val == dword) /* current nodeID = requested nodeID ? */ ret = 1; finish: - ; + ; } return ret; @@ -1040,33 +1040,33 @@ static u8 AutoCycTiming_D(struct MCTStatStruc *pMCTstat, if (byte & 0xF0) { val++; /* round up in case fractional extention is non-zero.*/ } - } - if (Trc < val) - Trc = val; - - /* dev density=rank size/#devs per rank */ - byte = mctRead_SPD(smbaddr, SPD_BANKSZ); - - val = ((byte >> 5) | (byte << 3)) & 0xFF; - val <<= 2; - - byte = mctRead_SPD(smbaddr, SPD_DEVWIDTH) & 0xFE; /* dev density=2^(rows+columns+banks) */ - if (byte == 4) { - val >>= 4; - } else if (byte == 8) { - val >>= 3; - } else if (byte == 16) { - val >>= 2; - } + } + if (Trc < val) + Trc = val; - byte = bsr(val); + /* dev density=rank size/#devs per rank */ + byte = mctRead_SPD(smbaddr, SPD_BANKSZ); - if (Trfc[LDIMM] < byte) - Trfc[LDIMM] = byte; + val = ((byte >> 5) | (byte << 3)) & 0xFF; + val <<= 2; - byte = mctRead_SPD(smbaddr, SPD_TRAS); - if (Tras < byte) - Tras = byte; + byte = mctRead_SPD(smbaddr, SPD_DEVWIDTH) & 0xFE; /* dev density=2^(rows+columns+banks) */ + if (byte == 4) { + val >>= 4; + } else if (byte == 8) { + val >>= 3; + } else if (byte == 16) { + val >>= 2; + } + + byte = bsr(val); + + if (Trfc[LDIMM] < byte) + Trfc[LDIMM] = byte; + + byte = mctRead_SPD(smbaddr, SPD_TRAS); + if (Tras < byte) + Tras = byte; } /* Dimm Present */ } @@ -1129,7 +1129,7 @@ static u8 AutoCycTiming_D(struct MCTStatStruc *pMCTstat, } pDCTstat->Trp = val; - /*Trrd*/ + /*Trrd*/ dword = Trrd * 10; pDCTstat->DIMMTrrd = dword; val = dword / Tk40; @@ -2183,8 +2183,8 @@ static u8 DIMMPresence_D(struct MCTStatStruc *pMCTstat, pDCTstat->DimmECCPresent |= 1 << i; } if (byte & JED_ADRCPAR) { - /* DIMM is ECC capable */ - pDCTstat->DimmPARPresent |= 1 << i; + /* DIMM is ECC capable */ + pDCTstat->DimmPARPresent |= 1 << i; } /* Check if x4 device */ devwidth = mctRead_SPD(smbaddr, SPD_DEVWIDTH) & 0xFE; @@ -2455,8 +2455,8 @@ static u8 mct_setMode(struct MCTStatStruc *pMCTstat, if (byte != bytex) { pDCTstat->ErrStatus &= ~(1 << SB_DimmMismatchO); } else { - if ( mctGet_NVbits(NV_Unganged) ) - pDCTstat->ErrStatus |= (1 << SB_DimmMismatchO); + if ( mctGet_NVbits(NV_Unganged) ) + pDCTstat->ErrStatus |= (1 << SB_DimmMismatchO); if (!(pDCTstat->ErrStatus & (1 << SB_DimmMismatchO))) { pDCTstat->GangedMode = 1; @@ -2872,7 +2872,7 @@ static void Get_Twrwr(struct MCTStatStruc *pMCTstat, dword = bsr(pDCTstat->DIMMValid); if (dword != val && dword != 0) { /*the largest WrDatGrossDlyByte of any DIMM minus the - WrDatGrossDlyByte of any other DIMM is equal to CGDD */ + WrDatGrossDlyByte of any other DIMM is equal to CGDD */ val = Get_WrDatGross_Diff(pDCTstat, dct, dev, index_reg); } if (val == 0) @@ -3128,7 +3128,7 @@ static u16 Get_DqsRcvEnGross_MaxMin(struct DCTStatStruc *pDCTstat, Largest = byte; } } - index += 3; + index += 3; } /* while ++i */ word = Smallest; @@ -3265,7 +3265,7 @@ static void mct_HTMemMapExt(struct MCTStatStruc *pMCTstat, dev = pDCTstat->dev_map; /* Copy dram map from F1x40/44,F1x48/4c, - to F1x120/124(Node0),F1x120/124(Node1),...*/ + to F1x120/124(Node0),F1x120/124(Node1),...*/ for (Node=0; Node < MAX_NODES_SUPPORTED; Node++) { pDCTstat = pDCTstatA + Node; devx = pDCTstat->dev_map; @@ -3738,7 +3738,7 @@ void mct_SetDramConfigHi_D(struct DCTStatStruc *pDCTstat, u32 dct, Set_NB32_index_wait(dev, index_reg, index, val | (1 << DisAutoComp)); //FIXME: check for Bx Cx CPU - // if Ax mct_SetDramConfigHi_Samp_D + // if Ax mct_SetDramConfigHi_Samp_D /* errata#177 */ index = 0x4D014F00; /* F2x[1, 0]9C_x[D0FFFFF:D000000] DRAM Phy Debug Registers */ diff --git a/src/northbridge/amd/amdmct/mct_ddr3/mct_d.c b/src/northbridge/amd/amdmct/mct_ddr3/mct_d.c index 4ef9c8100f..fcbc6b3780 100644 --- a/src/northbridge/amd/amdmct/mct_ddr3/mct_d.c +++ b/src/northbridge/amd/amdmct/mct_ddr3/mct_d.c @@ -2814,7 +2814,7 @@ static u16 Get_DqsRcvEnGross_MaxMin(struct DCTStatStruc *pDCTstat, Largest = byte; } } - index += 3; + index += 3; } /* while ++i */ word = Smallest; |