diff options
author | Kyösti Mälkki <kyosti.malkki@gmail.com> | 2014-06-14 15:25:33 +0300 |
---|---|---|
committer | Kyösti Mälkki <kyosti.malkki@gmail.com> | 2014-06-18 20:36:56 +0200 |
commit | c862e441627468cd8b27436a26b0153010f491c5 (patch) | |
tree | 345a38797d4607b42b9d6c644ecffb24a5f60f63 /src/northbridge/intel/gm45 | |
parent | 191d221920143d47032997c48654f0d74e83e86e (diff) | |
download | coreboot-c862e441627468cd8b27436a26b0153010f491c5.tar.xz |
northbridge/intel: Drop use of set_top_of_ram()
We implement get_top_of_ram() on these chipset to resolve CBMEM
location early in romstage. Call to set_top_ram() is not required.
Change-Id: I492e436b0c32d2c24677265b35afd05f29dcd0f8
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: http://review.coreboot.org/6031
Tested-by: build bot (Jenkins)
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Reviewed-by: Vladimir Serbinenko <phcoder@gmail.com>
Reviewed-by: Edward O'Callaghan <eocallaghan@alterapraxis.com>
Diffstat (limited to 'src/northbridge/intel/gm45')
-rw-r--r-- | src/northbridge/intel/gm45/northbridge.c | 2 |
1 files changed, 0 insertions, 2 deletions
diff --git a/src/northbridge/intel/gm45/northbridge.c b/src/northbridge/intel/gm45/northbridge.c index afd270fecf..afac03589d 100644 --- a/src/northbridge/intel/gm45/northbridge.c +++ b/src/northbridge/intel/gm45/northbridge.c @@ -165,8 +165,6 @@ static void mch_domain_read_resources(device_t dev) fixed_mem_resource(dev, 7, pcie_config_base >> 10, pcie_config_size >> 10, IORESOURCE_RESERVE); } - - set_top_of_ram(tomk << 10); } static void mch_domain_set_resources(device_t dev) |