diff options
author | Angel Pons <th3fanbus@gmail.com> | 2020-06-11 13:24:54 +0200 |
---|---|---|
committer | Angel Pons <th3fanbus@gmail.com> | 2020-06-12 09:17:18 +0000 |
commit | 304925714d6ba6f8e7ba68d33475fb1ae58f0390 (patch) | |
tree | 17fd9bf18a232801612ae3b11e79ed7ca8b8a305 /src/northbridge | |
parent | f2ccd072ccb0ff3e256b233a25a26f71c20b78ed (diff) | |
download | coreboot-304925714d6ba6f8e7ba68d33475fb1ae58f0390.tar.xz |
nb/intel/i945: Clean up raminit coding style
Tested with BUILD_TIMELESS=1, Getac P470 does not change.
Change-Id: I17739a9663d809647c22c415a0998edb61c04484
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/42283
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: HAOUAS Elyes <ehaouas@noos.fr>
Diffstat (limited to 'src/northbridge')
-rw-r--r-- | src/northbridge/intel/i945/raminit.c | 62 | ||||
-rw-r--r-- | src/northbridge/intel/i945/rcven.c | 2 |
2 files changed, 32 insertions, 32 deletions
diff --git a/src/northbridge/intel/i945/raminit.c b/src/northbridge/intel/i945/raminit.c index b5444d18d7..c668e79821 100644 --- a/src/northbridge/intel/i945/raminit.c +++ b/src/northbridge/intel/i945/raminit.c @@ -53,7 +53,7 @@ static __attribute__((noinline)) void do_ram_command(u32 command) u32 reg32; reg32 = MCHBAR32(DCC); - reg32 &= ~((3<<21) | (1<<20) | (1<<19) | (7 << 16)); + reg32 &= ~((3 << 21) | (1 << 20) | (1 << 19) | (7 << 16)); reg32 |= command; /* Also set Init Complete */ @@ -229,8 +229,8 @@ static void sdram_detect_errors(struct sys_info *sysinfo) reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), GEN_PMCON_2); - if (reg8 & ((1<<7)|(1<<2))) { - if (reg8 & (1<<2)) { + if (reg8 & ((1 << 7) | (1 << 2))) { + if (reg8 & (1 << 2)) { printk(BIOS_DEBUG, "SLP S4# Assertion Width Violation.\n"); /* Write back clears bit 2 */ pci_write_config8(PCI_DEV(0, 0x1f, 0), GEN_PMCON_2, reg8); @@ -238,9 +238,9 @@ static void sdram_detect_errors(struct sys_info *sysinfo) } - if (reg8 & (1<<7)) { + if (reg8 & (1 << 7)) { printk(BIOS_DEBUG, "DRAM initialization was interrupted.\n"); - reg8 &= ~(1<<7); + reg8 &= ~(1 << 7); pci_write_config8(PCI_DEV(0, 0x1f, 0), GEN_PMCON_2, reg8); do_reset = 1; } @@ -266,12 +266,12 @@ static void sdram_detect_errors(struct sys_info *sysinfo) /* Validate self refresh config */ if (((sysinfo->dimm[0] != SYSINFO_DIMM_NOT_POPULATED) || (sysinfo->dimm[1] != SYSINFO_DIMM_NOT_POPULATED)) && - !(MCHBAR8(SLFRCS) & (1<<0))) { + !(MCHBAR8(SLFRCS) & (1 << 0))) { do_reset = 1; } if (((sysinfo->dimm[2] != SYSINFO_DIMM_NOT_POPULATED) || (sysinfo->dimm[3] != SYSINFO_DIMM_NOT_POPULATED)) && - !(MCHBAR8(SLFRCS) & (1<<1))) { + !(MCHBAR8(SLFRCS) & (1 << 1))) { do_reset = 1; } } @@ -563,7 +563,7 @@ static void derive_timings(struct sys_info *sysinfo, struct timings *saved_timin sysinfo->refresh = REFRESH_7_8US; else sysinfo->refresh = REFRESH_15_6US; - printk(BIOS_DEBUG, "Refresh: %s\n", sysinfo->refresh?"7.8us":"15.6us"); + printk(BIOS_DEBUG, "Refresh: %s\n", sysinfo->refresh ? "7.8us" : "15.6us"); } /** @@ -599,38 +599,38 @@ static void sdram_program_dram_width(struct sys_info *sysinfo) for (i = 0; i < DIMM_SOCKETS; i++) { /* Channel 0 */ switch (sysinfo->dimm[i]) { case SYSINFO_DIMM_X16DS: - c0dramw |= (0x0000) << 4*(i % 2); + c0dramw |= (0x0000) << 4 * (i % 2); break; case SYSINFO_DIMM_X8DS: - c0dramw |= (0x0001) << 4*(i % 2); + c0dramw |= (0x0001) << 4 * (i % 2); break; case SYSINFO_DIMM_X16SS: - c0dramw |= (0x0000) << 4*(i % 2); + c0dramw |= (0x0000) << 4 * (i % 2); break; case SYSINFO_DIMM_X8DDS: - c0dramw |= (0x0005) << 4*(i % 2); + c0dramw |= (0x0005) << 4 * (i % 2); break; case SYSINFO_DIMM_NOT_POPULATED: - c0dramw |= (0x0000) << 4*(i % 2); + c0dramw |= (0x0000) << 4 * (i % 2); break; } } for (i = DIMM_SOCKETS; i < idx * DIMM_SOCKETS; i++) { /* Channel 1 */ switch (sysinfo->dimm[i]) { case SYSINFO_DIMM_X16DS: - c1dramw |= (0x0000) << 4*(i % 2); + c1dramw |= (0x0000) << 4 * (i % 2); break; case SYSINFO_DIMM_X8DS: - c1dramw |= (0x0010) << 4*(i % 2); + c1dramw |= (0x0010) << 4 * (i % 2); break; case SYSINFO_DIMM_X16SS: - c1dramw |= (0x0000) << 4*(i % 2); + c1dramw |= (0x0000) << 4 * (i % 2); break; case SYSINFO_DIMM_X8DDS: - c1dramw |= (0x0050) << 4*(i % 2); + c1dramw |= (0x0050) << 4 * (i % 2); break; case SYSINFO_DIMM_NOT_POPULATED: - c1dramw |= (0x0000) << 4*(i % 2); + c1dramw |= (0x0000) << 4 * (i % 2); break; } } @@ -644,7 +644,7 @@ static void sdram_write_slew_rates(u32 offset, const u32 *slew_rate_table) int i; for (i = 0; i < 16; i++) - MCHBAR32(offset+(i*4)) = slew_rate_table[i]; + MCHBAR32(offset+(i * 4)) = slew_rate_table[i]; } static const u32 dq2030[] = { @@ -1248,9 +1248,9 @@ static int sdram_set_row_attributes(struct sys_info *sysinfo) dra = (dra << 4) | dra; if (i < DIMM_SOCKETS) - dra0 |= (dra << (i*8)); + dra0 |= (dra << (i * 8)); else - dra1 |= (dra << ((i - DIMM_SOCKETS)*8)); + dra1 |= (dra << ((i - DIMM_SOCKETS) * 8)); } MCHBAR16(C0DRA0) = dra0; @@ -1633,10 +1633,10 @@ static void sdram_program_graphics_frequency(struct sys_info *sysinfo) voltage = VOLTAGE_1_05; if (MCHBAR32(DFT_STRAP1) & (1 << 20)) voltage = VOLTAGE_1_50; - printk(BIOS_DEBUG, "Voltage: %s ", (voltage == VOLTAGE_1_05)?"1.05V":"1.5V"); + printk(BIOS_DEBUG, "Voltage: %s ", (voltage == VOLTAGE_1_05) ? "1.05V" : "1.5V"); /* Gate graphics hardware for frequency change */ - reg8 = (1<<3) | (1<<1); /* disable crclk, gate cdclk */ + reg8 = (1 << 3) | (1 << 1); /* disable crclk, gate cdclk */ pci_write_config8(PCI_DEV(0, 2, 0), GCFC + 1, reg8); /* Get graphics frequency capabilities */ @@ -2455,19 +2455,19 @@ static void sdram_on_die_termination(struct sys_info *sysinfo) cas = sysinfo->cas; reg32 = MCHBAR32(C0ODT) & 0xfff00000; - reg32 |= odt[(cas-3) * 2]; + reg32 |= odt[(cas - 3) * 2]; MCHBAR32(C0ODT) = reg32; reg32 = MCHBAR32(C1ODT) & 0xfff00000; - reg32 |= odt[(cas-3) * 2]; + reg32 |= odt[(cas - 3) * 2]; MCHBAR32(C1ODT) = reg32; reg32 = MCHBAR32(C0ODT + 4) & 0x1fc8ffff; - reg32 |= odt[((cas-3) * 2) + 1]; + reg32 |= odt[((cas - 3) * 2) + 1]; MCHBAR32(C0ODT + 4) = reg32; reg32 = MCHBAR32(C1ODT + 4) & 0x1fc8ffff; - reg32 |= odt[((cas-3) * 2) + 1]; + reg32 |= odt[((cas - 3) * 2) + 1]; MCHBAR32(C1ODT + 4) = reg32; } @@ -2485,16 +2485,16 @@ static void sdram_enable_memory_clocks(struct sys_info *sysinfo) #define CLOCKS_WIDTH 3 #endif if (sysinfo->dimm[0] != SYSINFO_DIMM_NOT_POPULATED) - clocks[0] |= (1 << CLOCKS_WIDTH)-1; + clocks[0] |= (1 << CLOCKS_WIDTH) - 1; if (sysinfo->dimm[1] != SYSINFO_DIMM_NOT_POPULATED) - clocks[0] |= ((1 << CLOCKS_WIDTH)-1) << CLOCKS_WIDTH; + clocks[0] |= ((1 << CLOCKS_WIDTH) - 1) << CLOCKS_WIDTH; if (sysinfo->dimm[2] != SYSINFO_DIMM_NOT_POPULATED) - clocks[1] |= (1 << CLOCKS_WIDTH)-1; + clocks[1] |= (1 << CLOCKS_WIDTH) - 1; if (sysinfo->dimm[3] != SYSINFO_DIMM_NOT_POPULATED) - clocks[1] |= ((1 << CLOCKS_WIDTH)-1) << CLOCKS_WIDTH; + clocks[1] |= ((1 << CLOCKS_WIDTH) - 1) << CLOCKS_WIDTH; #if CONFIG(OVERRIDE_CLOCK_DISABLE) /* Usually system firmware turns off system memory clock signals to unused SO-DIMM slots diff --git a/src/northbridge/intel/i945/rcven.c b/src/northbridge/intel/i945/rcven.c index 58fcfbcf60..ea37d9c4f3 100644 --- a/src/northbridge/intel/i945/rcven.c +++ b/src/northbridge/intel/i945/rcven.c @@ -291,7 +291,7 @@ static int receive_enable_autoconfig(int channel_offset, struct sys_info *sysinf * It can be removed when the output message is not printed anymore */ if (MCHBAR8(C0WL0REOST + channel_offset) == 0) - printk(BIOS_DEBUG, "Weird. No C%sWL0REOST\n", channel_offset?"1":"0"); + printk(BIOS_DEBUG, "Weird. No C%sWL0REOST\n", channel_offset ? "1" : "0"); return 0; } |