summaryrefslogtreecommitdiff
path: root/src/soc/amd/cezanne/chipset.cb
diff options
context:
space:
mode:
authorFelix Held <felix-coreboot@felixheld.de>2021-03-03 23:39:41 +0100
committerFelix Held <felix-coreboot@felixheld.de>2021-03-04 23:51:39 +0000
commit4a88b03a6c8297fd0a654de1f4aa46d46976e0f3 (patch)
tree7793641f70be9b5a0e787b4e9b07ee637463c472 /src/soc/amd/cezanne/chipset.cb
parente84111c352075907ddec19048a6bd3361c2690bc (diff)
downloadcoreboot-4a88b03a6c8297fd0a654de1f4aa46d46976e0f3.tar.xz
soc/amd/cezanne/chipset.cb: clean up and change some aliases
With the aliases some of the comments are redundant. I'm still not sure if the Ethernet controller on the embedded SKUs supports 10G or only 1G. Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Change-Id: I1e432c12f92a622f8ee05be19acb2c304dd74afb Reviewed-on: https://review.coreboot.org/c/coreboot/+/51242 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Raul Rangel <rrangel@chromium.org> Reviewed-by: Mathew King <mathewk@chromium.org>
Diffstat (limited to 'src/soc/amd/cezanne/chipset.cb')
-rw-r--r--src/soc/amd/cezanne/chipset.cb48
1 files changed, 24 insertions, 24 deletions
diff --git a/src/soc/amd/cezanne/chipset.cb b/src/soc/amd/cezanne/chipset.cb
index 5e3d26982d..cb05750eb6 100644
--- a/src/soc/amd/cezanne/chipset.cb
+++ b/src/soc/amd/cezanne/chipset.cb
@@ -4,48 +4,48 @@ chip soc/amd/cezanne
end
device domain 0 on
device pci 00.0 alias gnb on end
- device pci 0.2 alias iommu off end # IOMMU
+ device pci 00.2 alias iommu off end
- device pci 1.0 on end # Dummy Host Bridge, do not disable
- device pci 1.1 alias gpp_bridge_1_1 off end # GPP Bridge 0
- device pci 1.2 alias gpp_bridge_1_2 off end # GPP Bridge 1
- device pci 1.3 alias gpp_bridge_1_3 off end # GPP Bridge 2
+ device pci 01.0 on end # Dummy Host Bridge, do not disable
+ device pci 01.1 alias gpp_gfx_bridge_0 off end
+ device pci 01.2 alias gpp_gfx_bridge_1 off end
+ device pci 01.3 alias gpp_gfx_bridge_2 off end
- device pci 2.0 on end # Dummy Host Bridge, do not disable
- device pci 2.1 alias gpp_bridge_2_1 off end # GPP Bridge 0
- device pci 2.2 alias gpp_bridge_2_2 off end # GPP Bridge 1
- device pci 2.3 alias gpp_bridge_2_3 off end # GPP Bridge 2
- device pci 2.4 alias gpp_bridge_2_4 off end # GPP Bridge 3
- device pci 2.5 alias gpp_bridge_2_5 off end # GPP Bridge 4
- device pci 2.6 alias gpp_bridge_2_6 off end # GPP Bridge 5
- device pci 2.7 alias gpp_bridge_2_7 off end # GPP Bridge 6
+ device pci 02.0 on end # Dummy Host Bridge, do not disable
+ device pci 02.1 alias gpp_bridge_0 off end
+ device pci 02.2 alias gpp_bridge_1 off end
+ device pci 02.3 alias gpp_bridge_2 off end
+ device pci 02.4 alias gpp_bridge_3 off end
+ device pci 02.5 alias gpp_bridge_4 off end
+ device pci 02.6 alias gpp_bridge_5 off end
+ device pci 02.7 alias gpp_bridge_6 off end
- device pci 8.0 on end # Dummy Host Bridge, do not disable
- device pci 8.1 alias gpp_bridge_a off # Internal GPP Bridge 0 to Bus A
+ device pci 08.0 on end # Dummy Host Bridge, do not disable
+ device pci 08.1 alias gpp_bridge_a off # Internal GPP Bridge 0 to Bus A
device pci 0.0 alias gfx off end # Internal GPU (GFX)
- device pci 0.1 alias gfx_az off end # Display HD Audio Controller (GFXAZ)
+ device pci 0.1 alias gfx_hda off end # Display HD Audio Controller (GFXAZ)
device pci 0.2 alias crypto off end # Crypto Coprocessor
- device pci 0.3 alias xhci_0 off end # USB 3.1 (USB0)
- device pci 0.4 alias xhci_1 off end # USB 3.1 (USB1)
+ device pci 0.3 alias xhci_0 off end
+ device pci 0.4 alias xhci_1 off end
device pci 0.5 alias acp off end # Audio Processor (ACP)
- device pci 0.6 alias standalone_az off end # Audio Processor HD Audio Controller (Standalone AZ)
+ device pci 0.6 alias hda off end # Audio Processor HD Audio Controller (main AZ)
device pci 0.7 alias mp2 off end # Sensor Fusion Hub (MP2)
end
- device pci 8.2 alias gpp_bridge_b off # Internal GPP Bridge 1 to Bus B
+ device pci 08.2 alias gpp_bridge_b off # Internal GPP Bridge 1 to Bus B
device pci 0.0 alias sata_0 off end # first SATA controller; AHCI Mode
device pci 0.1 alias sata_1 off end # second SATA Controller; SATA Raid/AHCI Mode
device pci 0.2 alias xgbe_0 off end # 10 GbE Controller Port 0 (XGBE0)
device pci 0.3 alias xgbe_1 off end # 10 GbE Controller Port 1 (XGBE1)
end
- device pci 8.3 alias gpp_bridge_c off # Internal GPP Bridge 2 to Bus C
+ device pci 08.3 alias gpp_bridge_c off # Internal GPP Bridge 2 to Bus C
device pci 0.0 alias dummy_function_c off end # PCIe Dummy Function
device pci 0.2 alias i2s_ac97 off end # I2S/AC'97 Audio
end
- device pci 14.0 alias smbus on end # SMBus, primary FCH function
- device pci 14.3 alias lpc_bridge on end # LPC Bridge
+ device pci 14.0 alias smbus on end # primary FCH function
+ device pci 14.3 alias lpc_bridge on end
- device pci 18.0 alias data_fabric_0 on end # Data fabric [0-7]
+ device pci 18.0 alias data_fabric_0 on end
device pci 18.1 alias data_fabric_1 on end
device pci 18.2 alias data_fabric_2 on end
device pci 18.3 alias data_fabric_3 on end