summaryrefslogtreecommitdiff
path: root/src/soc/intel/common/block
diff options
context:
space:
mode:
authorSubrata Banik <subrata.banik@intel.com>2017-11-09 15:00:54 +0530
committerAaron Durbin <adurbin@chromium.org>2017-11-10 16:37:32 +0000
commit330dc10cfd956df91855593b6f33b502c6883c55 (patch)
tree11592ea16fd8ef62d116170d450aa236c2a5c0c1 /src/soc/intel/common/block
parentcb01efcda1808aa2ccc25aacae37f6f02bd4f9a1 (diff)
downloadcoreboot-330dc10cfd956df91855593b6f33b502c6883c55.tar.xz
soc/intel/apollolake: Include HECI BAR0 address inside iomap.h
This ensures HECI1_BASE_ADDRESS macro is coming from respective SoC dirctory and not hardcoded inside common cse code. As per firmware specification HECI1_BASE_ADDRESS might be different between different socs. Change-Id: I502b5b41b449bb07f14f07435bf311bbd4f943b6 Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/22393 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Furquan Shaikh <furquan@google.com>
Diffstat (limited to 'src/soc/intel/common/block')
0 files changed, 0 insertions, 0 deletions