summaryrefslogtreecommitdiff
path: root/src/soc/intel/common
diff options
context:
space:
mode:
authorV Sowmya <v.sowmya@intel.com>2017-11-27 11:31:14 +0530
committerSubrata Banik <subrata.banik@intel.com>2017-11-30 06:38:44 +0000
commitc333b98fb8a29f822978dd98e458fa13c1ba3a16 (patch)
tree683b4cf1ed1347c657cdeb0711a440879584293c /src/soc/intel/common
parenta3a84565afef26f918d4ff2d80e0201be671c0b9 (diff)
downloadcoreboot-c333b98fb8a29f822978dd98e458fa13c1ba3a16.tar.xz
soc/intel/common: Add Intel SRAM common code support
Add SRAM code support in intel/common/block to read and use fixed resources on BAR0 and BAR2 for SRAM. Change-Id: I7870a3ca09ac7b57eb551d5eb42d8361d22f362a Signed-off-by: V Sowmya <v.sowmya@intel.com> Reviewed-on: https://review.coreboot.org/22607 Reviewed-by: Subrata Banik <subrata.banik@intel.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/soc/intel/common')
-rw-r--r--src/soc/intel/common/block/include/intelblocks/sram.h24
-rw-r--r--src/soc/intel/common/block/sram/Kconfig4
-rw-r--r--src/soc/intel/common/block/sram/Makefile.inc1
-rw-r--r--src/soc/intel/common/block/sram/sram.c58
4 files changed, 87 insertions, 0 deletions
diff --git a/src/soc/intel/common/block/include/intelblocks/sram.h b/src/soc/intel/common/block/include/intelblocks/sram.h
new file mode 100644
index 0000000000..5b1d902213
--- /dev/null
+++ b/src/soc/intel/common/block/include/intelblocks/sram.h
@@ -0,0 +1,24 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright 2017 Intel Corporation.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#ifndef SOC_INTEL_COMMON_BLOCK_SRAM_H
+#define SOC_INTEL_COMMON_BLOCK_SRAM_H
+
+#include <device/device.h>
+
+/* This function is specific to soc and defined as common weak function */
+void soc_sram_init(struct device *dev);
+
+#endif /* SOC_INTEL_COMMON_BLOCK_SRAM_H */
diff --git a/src/soc/intel/common/block/sram/Kconfig b/src/soc/intel/common/block/sram/Kconfig
new file mode 100644
index 0000000000..bfd1a8a8eb
--- /dev/null
+++ b/src/soc/intel/common/block/sram/Kconfig
@@ -0,0 +1,4 @@
+config SOC_INTEL_COMMON_BLOCK_SRAM
+ bool
+ help
+ Intel Processor common SRAM support
diff --git a/src/soc/intel/common/block/sram/Makefile.inc b/src/soc/intel/common/block/sram/Makefile.inc
new file mode 100644
index 0000000000..a490d914fd
--- /dev/null
+++ b/src/soc/intel/common/block/sram/Makefile.inc
@@ -0,0 +1 @@
+ramstage-$(CONFIG_SOC_INTEL_COMMON_BLOCK_SRAM) += sram.c
diff --git a/src/soc/intel/common/block/sram/sram.c b/src/soc/intel/common/block/sram/sram.c
new file mode 100644
index 0000000000..05fc5c736b
--- /dev/null
+++ b/src/soc/intel/common/block/sram/sram.c
@@ -0,0 +1,58 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (C) 2017 Intel Corp.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#include <device/device.h>
+#include <device/pci.h>
+#include <device/pci_ids.h>
+#include <intelblocks/sram.h>
+#include <soc/iomap.h>
+
+__attribute__((weak)) void soc_sram_init(struct device *dev) { /* no-op */ }
+
+static void sram_read_resources(struct device *dev)
+{
+ struct resource *res;
+ pci_dev_read_resources(dev);
+
+ res = new_resource(dev, PCI_BASE_ADDRESS_0);
+ res->base = SRAM_BASE_0;
+ res->size = SRAM_SIZE_0;
+ res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
+
+ res = new_resource(dev, PCI_BASE_ADDRESS_2);
+ res->base = SRAM_BASE_2;
+ res->size = SRAM_SIZE_2;
+ res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
+}
+
+static const struct device_operations device_ops = {
+ .read_resources = sram_read_resources,
+ .set_resources = pci_dev_set_resources,
+ .enable_resources = pci_dev_enable_resources,
+ .init = soc_sram_init,
+};
+
+static const unsigned short pci_device_ids[] = {
+ PCI_DEVICE_ID_INTEL_APL_SRAM,
+ PCI_DEVICE_ID_INTEL_GLK_SRAM,
+ 0,
+};
+
+static const struct pci_driver sram __pci_driver = {
+ .ops = &device_ops,
+ .vendor = PCI_VENDOR_ID_INTEL,
+ .devices = pci_device_ids,
+};