summaryrefslogtreecommitdiff
path: root/src/soc/intel/fsp_baytrail
diff options
context:
space:
mode:
authorWerner Zeh <werner.zeh@siemens.com>2019-09-25 13:48:31 +0200
committerWerner Zeh <werner.zeh@siemens.com>2019-09-30 05:10:55 +0000
commitf553ae4bf39891b0758f5609d707289d26e75d5e (patch)
tree60902d62c3b748786a591dd032b497f0e96c0e05 /src/soc/intel/fsp_baytrail
parent6aeed16422df88c697d034ed4688ab44e41fa070 (diff)
downloadcoreboot-f553ae4bf39891b0758f5609d707289d26e75d5e.tar.xz
fsp_broadwell_de: Enable early write access to the SPI flash
If VBOOT is used on a mainboard based on fsp_broadwell_de then VBOOT needs to be able to write to its NV data which may be stored on the SPI flash. Enable write access to the SPI flash on SoC level. If the mainboard does not use VBOOT the linker will drop the extra code. The benefit is that this code is at least compiled and therefore build tested with fsp_broadwell_de. Change-Id: I90a2d30f5749c75df2b286dce6779f10dde62632 Signed-off-by: Werner Zeh <werner.zeh@siemens.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/35598 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: David Hendricks <david.hendricks@gmail.com> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
Diffstat (limited to 'src/soc/intel/fsp_baytrail')
0 files changed, 0 insertions, 0 deletions