summaryrefslogtreecommitdiff
path: root/src/soc/intel/quark/memmap.c
diff options
context:
space:
mode:
authorV Sowmya <v.sowmya@intel.com>2019-10-14 14:42:34 +0530
committerSubrata Banik <subrata.banik@intel.com>2019-10-20 18:20:56 +0000
commit1dcc170215f5c4116c04d05acd1328bb7962621b (patch)
tree21267d35de33f3fd17c0aa9c3c9555af48919355 /src/soc/intel/quark/memmap.c
parentfabc0733e9086bf4167cd499ddf49abbe56f2d57 (diff)
downloadcoreboot-1dcc170215f5c4116c04d05acd1328bb7962621b.tar.xz
soc/intel/{cnl, icl}: Update the DCACHE_BSP_STACK_SIZE to 129KiB
The current DCACHE_BSP_STACK_SIZE is set to 128KiB for CML & ICL when FSP uses the same stack provided by coreboot. This patch updates it to 129KiB since the default value of DCACHE_BSP_STACK_SIZE must be the sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB). BUG=b:140268415 TEST=Build and boot CML-Hatch. Change-Id: Icedff8b42e86dc095fb68deb0b8f80b2667cfeda Signed-off-by: V Sowmya <v.sowmya@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/36032 Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-by: Maulik V Vaghela <maulik.v.vaghela@intel.com> Reviewed-by: Subrata Banik <subrata.banik@intel.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/soc/intel/quark/memmap.c')
0 files changed, 0 insertions, 0 deletions