summaryrefslogtreecommitdiff
path: root/src/soc/nvidia/tegra132/i2c6.c
diff options
context:
space:
mode:
authorTom Warren <twarren@nvidia.com>2014-08-18 13:27:45 -0700
committerPatrick Georgi <pgeorgi@google.com>2015-03-27 08:03:20 +0100
commit842f76c90ca874e6497f6af49ee36ec758265171 (patch)
treef404903eb8444b1303ab583ea90f856284276c1e /src/soc/nvidia/tegra132/i2c6.c
parentc65d8c48df9954b7a298de72b08b71fef92472d5 (diff)
downloadcoreboot-842f76c90ca874e6497f6af49ee36ec758265171.tar.xz
tegra132: Add special I2C6 init
I2C6 has a special mux in the SOR/DC domain, so there's a ton of devices that need to be clocked, SOR unpowergated, and then the I2C6 muxing done in the DPAUX_HYBRID_PADCTL register. BUG=none BRANCH=none TEST=none, built rush/ryu AOK Change-Id: Ibeeda763b7fb30fabaee85d03fbf7d5efb42a30a Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: 0b4da98e20a89b045f2d5b5033a27cd7ab855f35 Original-Change-Id: I4aaa74ef1b3009da621d1a2ef6f79de8ebf545e2 Original-Signed-off-by: Tom Warren <twarren@nvidia.com> Original-Reviewed-on: https://chromium-review.googlesource.com/212887 Original-Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-on: http://review.coreboot.org/8992 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
Diffstat (limited to 'src/soc/nvidia/tegra132/i2c6.c')
-rw-r--r--src/soc/nvidia/tegra132/i2c6.c98
1 files changed, 98 insertions, 0 deletions
diff --git a/src/soc/nvidia/tegra132/i2c6.c b/src/soc/nvidia/tegra132/i2c6.c
new file mode 100644
index 0000000000..4efba23ea7
--- /dev/null
+++ b/src/soc/nvidia/tegra132/i2c6.c
@@ -0,0 +1,98 @@
+/*
+ * This file is part of the coreboot project.
+ *
+ * Copyright (c) 2014, NVIDIA CORPORATION.
+ * Copyright 2014 Google Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; version 2 of the License.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
+ */
+
+#include <soc/addressmap.h>
+#include <soc/clock.h>
+#include <soc/padconfig.h>
+#include <soc/nvidia/tegra/i2c.h>
+#include <soc/nvidia/tegra132/power.h>
+#include <soc/nvidia/tegra132/clk_rst.h>
+#include "delay.h"
+
+#define I2C6_BUS 5
+#define I2C6_PADCTL 0xC001
+#define DPAUX_HYBRID_PADCTL 0x545C0124
+
+static struct tegra_pmc_regs * const pmc = (void *)TEGRA_PMC_BASE;
+static struct clk_rst_ctlr *clk_rst = (void *)TEGRA_CLK_RST_BASE;
+
+static int partition_clamp_on(int id)
+{
+ return read32(&pmc->clamp_status) & (1 << id);
+}
+
+static void remove_clamps(int id)
+{
+ if (!partition_clamp_on(id))
+ return;
+
+ /* Remove clamp */
+ write32((1 << id), &pmc->remove_clamping_cmd);
+
+ /* Wait for clamp off */
+ while (partition_clamp_on(id))
+ ;
+}
+
+static void enable_sor_periphs(void)
+{
+ u32 lclks = CLK_L_HOST1X;
+ u32 hclks = CLK_H_MIPI_CAL | CLK_H_HDMI | CLK_H_DSI;
+ u32 uclks = CLK_U_DSIB;
+ u32 wclks = CLK_W_DP2 | CLK_W_HDA2HDMICODEC;
+ u32 xclks = CLK_X_DPAUX | CLK_X_SOR0 | CLK_X_HDMI_AUDIO;
+
+ clock_enable(lclks, hclks, uclks, 0, wclks, xclks);
+
+ /* Give clocks time to stabilize. */
+ udelay(IO_STABILIZATION_DELAY);
+}
+
+static void unreset_sor_periphs(void)
+{
+ u32 lclks = CLK_L_HOST1X;
+ u32 hclks = CLK_H_MIPI_CAL | CLK_H_HDMI | CLK_H_DSI;
+ u32 uclks = CLK_U_DSIB;
+ u32 wclks = CLK_W_DP2 | CLK_W_HDA2HDMICODEC;
+ u32 xclks = CLK_X_DPAUX | CLK_X_SOR0 | CLK_X_HDMI_AUDIO;
+
+ clock_clear_reset(lclks, hclks, uclks, 0, wclks, xclks);
+}
+
+void soc_configure_i2c6pad(void)
+{
+ /*
+ * I2C6 on Tegra124/132 requires some special init.
+ * The SOR block must be unpowergated, and several
+ * display-based peripherals must be clocked and taken
+ * out of reset so that a DPAUX register can be
+ * configured to enable the I2C6 mux routing.
+ */
+ power_ungate_partition(POWER_PARTID_SOR);
+ enable_sor_periphs();
+ remove_clamps(POWER_PARTID_SOR);
+ unreset_sor_periphs();
+
+ /* Host1X needs a valid clock source so DPAUX can be accessed */
+ clock_configure_source(host1x, PLLP, 204000);
+
+ /* Now we can write the I2C6 mux in DPAUX */
+ write32(I2C6_PADCTL, (void *)DPAUX_HYBRID_PADCTL);
+}