diff options
author | Zheng Bao <zheng.bao@amd.com> | 2010-10-10 15:18:53 +0000 |
---|---|---|
committer | Zheng Bao <Zheng.Bao@amd.com> | 2010-10-10 15:18:53 +0000 |
commit | 2a5101aba49315b6c46aa3dc4c6c07633e453c06 (patch) | |
tree | 4344b0efb6fa81cf05f5ff3249b41370c579ed15 /src/southbridge/amd/sb700 | |
parent | 115c5b982495f8495968e0ea4fd77f63df6e5d71 (diff) | |
download | coreboot-2a5101aba49315b6c46aa3dc4c6c07633e453c06.tar.xz |
Trivial. Spelling check.
Signed-off-by: Zheng Bao <zheng.bao@amd.com>
Acked-by: Zheng Bao <zheng.bao@amd.com>
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@5930 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
Diffstat (limited to 'src/southbridge/amd/sb700')
-rw-r--r-- | src/southbridge/amd/sb700/sb700_early_setup.c | 4 | ||||
-rw-r--r-- | src/southbridge/amd/sb700/sb700_hda.c | 4 | ||||
-rw-r--r-- | src/southbridge/amd/sb700/sb700_lpc.c | 2 | ||||
-rw-r--r-- | src/southbridge/amd/sb700/sb700_sata.c | 2 | ||||
-rw-r--r-- | src/southbridge/amd/sb700/sb700_sm.c | 4 | ||||
-rw-r--r-- | src/southbridge/amd/sb700/sb700_usb.c | 6 |
6 files changed, 11 insertions, 11 deletions
diff --git a/src/southbridge/amd/sb700/sb700_early_setup.c b/src/southbridge/amd/sb700/sb700_early_setup.c index d667143ded..8c268d60af 100644 --- a/src/southbridge/amd/sb700/sb700_early_setup.c +++ b/src/southbridge/amd/sb700/sb700_early_setup.c @@ -63,7 +63,7 @@ static u8 set_sb700_revision(void) rev = 0x11; /* A11 */ else if (enable_14Mhz == 0x1) { /* This happens, if does, only once. So later if we need to get - * the rivision ID, we don't have to make such a big function. + * the revision ID, we don't have to make such a big function. * We just get reg 0x8 in smbus dev. 0x39 is A11, 0x3A is A12. */ rev = 0x12; byte = pci_read_config8(dev, 0x40); @@ -549,7 +549,7 @@ static void sb700_pci_cfg(void) /* LPC Device, BDF:0-20-3 */ /* The code below is ported from old chipset. It is not - * metioned in RPR. But I keep them. The registers and the + * mentioned in RPR. But I keep them. The registers and the * comments are compatible. */ dev = pci_locate_device(PCI_ID(0x1002, 0x439D), 0); /* Enabling LPC DMA function. */ diff --git a/src/southbridge/amd/sb700/sb700_hda.c b/src/southbridge/amd/sb700/sb700_hda.c index af1361692a..417d513e90 100644 --- a/src/southbridge/amd/sb700/sb700_hda.c +++ b/src/southbridge/amd/sb700/sb700_hda.c @@ -91,7 +91,7 @@ no_codec: } /** - * Wait 50usec for for the codec to indicate it is ready + * Wait 50usec for the codec to indicate it is ready * no response would imply that the codec is non-operative */ static int wait_for_ready(u32 base) @@ -112,7 +112,7 @@ static int wait_for_ready(u32 base) } /** - * Wait 50usec for for the codec to indicate that it accepted + * Wait 50usec for the codec to indicate that it accepted * the previous command. No response would imply that the code * is non-operative */ diff --git a/src/southbridge/amd/sb700/sb700_lpc.c b/src/southbridge/amd/sb700/sb700_lpc.c index 14ed1b5418..f612a6a2df 100644 --- a/src/southbridge/amd/sb700/sb700_lpc.c +++ b/src/southbridge/amd/sb700/sb700_lpc.c @@ -108,7 +108,7 @@ static void sb700_lpc_set_resources(struct device *dev) /** * @brief Enable resources for children devices * - * @param dev the device whos children's resources are to be enabled + * @param dev the device whose children's resources are to be enabled * */ static void sb700_lpc_enable_childrens_resources(device_t dev) diff --git a/src/southbridge/amd/sb700/sb700_sata.c b/src/southbridge/amd/sb700/sb700_sata.c index 5c72a98a76..08b9aa8ad9 100644 --- a/src/southbridge/amd/sb700/sb700_sata.c +++ b/src/southbridge/amd/sb700/sb700_sata.c @@ -111,7 +111,7 @@ static void sata_init(struct device *dev) /* get rev_id */ rev_id = pci_read_config8(sm_dev, 0x08) - 0x28; - /* get base addresss */ + /* get base address */ sata_bar5 = pci_read_config32(dev, 0x24) & ~0x3FF; sata_bar0 = pci_read_config16(dev, 0x10) & ~0x7; sata_bar1 = pci_read_config16(dev, 0x14) & ~0x3; diff --git a/src/southbridge/amd/sb700/sb700_sm.c b/src/southbridge/amd/sb700/sb700_sm.c index 65ccce9199..b017a1452f 100644 --- a/src/southbridge/amd/sb700/sb700_sm.c +++ b/src/southbridge/amd/sb700/sb700_sm.c @@ -206,7 +206,7 @@ static void sm_init(device_t dev) /* 4.14:Enabling Requester ID for upstream traffic. */ abcfg_reg(0x98, 1 << 16, 1 << 16); - /* 9.2: Enableing IDE Data Bus DD7 Pull Down Resistor */ + /* 9.2: Enabling IDE Data Bus DD7 Pull Down Resistor */ byte = pm2_ioread(0xE5); byte |= 1 << 2; pm2_iowrite(0xE5, byte); @@ -345,7 +345,7 @@ static void sb700_sm_set_resources(struct device *dev) pci_dev_set_resources(dev); - /* rpr2.14: Make HPET MMIO decoding controlled by the memory enable bit in command register of LPC ISA bridage */ + /* rpr2.14: Make HPET MMIO decoding controlled by the memory enable bit in command register of LPC ISA bridge */ byte = pm_ioread(0x52); byte |= 1 << 6; pm_iowrite(0x52, byte); diff --git a/src/southbridge/amd/sb700/sb700_usb.c b/src/southbridge/amd/sb700/sb700_usb.c index 8ee6e37ac9..3b3ad584a7 100644 --- a/src/southbridge/amd/sb700/sb700_usb.c +++ b/src/southbridge/amd/sb700/sb700_usb.c @@ -83,7 +83,7 @@ static void usb_init2(struct device *dev) usb2_bar0 = pci_read_config32(dev, 0x10) & ~0xFF; printk(BIOS_INFO, "usb2_bar0=0x%x\n", usb2_bar0); - /* RPR6.4 Enables the USB PHY auto calibration resister to match 45ohm resistence */ + /* RPR6.4 Enables the USB PHY auto calibration resister to match 45ohm resistance */ dword = 0x00020F00; write32(usb2_bar0 + 0xC0, dword); @@ -105,8 +105,8 @@ static void usb_init2(struct device *dev) pci_write_config32(dev, 0x50, dword); #endif - /* RPR6.13 Enabling Fix for EHCI Controller Dirver Yellow Sign Issue */ - /* RPR says it is just for A12. CIMM sets it when it is above A11. */ + /* RPR6.13 Enabling Fix for EHCI Controller Driver Yellow Sign Issue */ + /* RPR says it is just for A12. CIMx sets it when it is above A11. */ dword = pci_read_config32(dev, 0x50); dword |= (1 << 20); pci_write_config32(dev, 0x50, dword); |