diff options
author | Timothy Pearson <tpearson@raptorengineeringinc.com> | 2015-08-14 02:50:44 -0500 |
---|---|---|
committer | Martin Roth <martinroth@google.com> | 2015-11-26 01:09:16 +0100 |
commit | 56c8ef9a91b9d78ca5d1c027e21f8c7f5c96bc8b (patch) | |
tree | b56cd8b7cff76fc9d47f5398d5ac328c011dd649 /src/southbridge/amd/sr5650 | |
parent | 259549678b010c519eac44d459f65ff81d412a34 (diff) | |
download | coreboot-56c8ef9a91b9d78ca5d1c027e21f8c7f5c96bc8b.tar.xz |
southbridge/amd/sr5650: Use correct PCI configuration block offset
Change-Id: I4277d1788d8f9a501399218544aa6d4d11349ccc
Signed-off-by: Timothy Pearson <tpearson@raptorengineeringinc.com>
Reviewed-on: https://review.coreboot.org/12049
Tested-by: build bot (Jenkins)
Reviewed-by: Martin Roth <martinroth@google.com>
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Diffstat (limited to 'src/southbridge/amd/sr5650')
-rw-r--r-- | src/southbridge/amd/sr5650/acpi/sr5650.asl | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/src/southbridge/amd/sr5650/acpi/sr5650.asl b/src/southbridge/amd/sr5650/acpi/sr5650.asl index 54259b0e3c..93a74e3507 100644 --- a/src/southbridge/amd/sr5650/acpi/sr5650.asl +++ b/src/southbridge/amd/sr5650/acpi/sr5650.asl @@ -15,8 +15,8 @@ */ Scope(\) { - Name(PCBA, 0xE0000000) /* Base address of PCIe config space */ - Name(HPBA, 0xFED00000) /* Base address of HPET table */ + Name(PCBA, CONFIG_MMCONF_BASE_ADDRESS) /* Base address of PCIe config space */ + Name(HPBA, 0xFED00000) /* Base address of HPET table */ /* PIC IRQ mapping registers, C00h-C01h */ OperationRegion(PRQM, SystemIO, 0x00000C00, 0x00000002) |