diff options
author | Angel Pons <th3fanbus@gmail.com> | 2020-10-23 11:24:07 +0200 |
---|---|---|
committer | Angel Pons <th3fanbus@gmail.com> | 2020-10-24 21:43:10 +0000 |
commit | ebf800c538f45c406838dbd0746b5a387d01fc3b (patch) | |
tree | 42e496761ab35ad82f2cca9a3d31d26311901f26 /src/southbridge/intel/common/smihandler.c | |
parent | f27662f5baa4367e555aa180c02846543a6b5692 (diff) | |
download | coreboot-ebf800c538f45c406838dbd0746b5a387d01fc3b.tar.xz |
nb/intel/haswell/early_init.c: Remove invalid register writes
MRC does not use the value of SSKPD, and will overwrite it with constant
values at the end of memory initialisation. Since coreboot does not rely
on this particular bit's value, it is safe to drop the writes to set it.
MCHBAR register 0x6120 is undocumented. It is nowhere to be found in any
documentation or code I have access to; not even for Sandy/Ivy Bridge,
the platform where this mysterious register write originally came from.
These workarounds were copied from Sandy Bridge, but do not apply to
Haswell. They were dropped on Broadwell, so drop them for Haswell too.
Tested on Asrock B85M Pro4, still boots.
Change-Id: I21d9656a7595d47ac8648c08d223b7cbafd213c3
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/46683
Reviewed-by: Nico Huber <nico.h@gmx.de>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/southbridge/intel/common/smihandler.c')
0 files changed, 0 insertions, 0 deletions