summaryrefslogtreecommitdiff
path: root/src/southbridge/via/vt8237r/ctrl.c
diff options
context:
space:
mode:
authorSiyuan Wang <wangsiyuanbuaa@gmail.com>2013-01-04 13:07:49 +0800
committerRonald G. Minnich <rminnich@gmail.com>2013-01-04 06:37:19 +0100
commit3d4762d450f63c32038b4c9c422dc99c98fdee9a (patch)
tree19d55091b25a10d5d3ada27bec0511e76bc0dd84 /src/southbridge/via/vt8237r/ctrl.c
parent086842a13e50d2c870ddf749c036f8c321d2915f (diff)
downloadcoreboot-3d4762d450f63c32038b4c9c422dc99c98fdee9a.tar.xz
Tyan s8226: change lapic of lapic_cluster 0 to 0x10
There are two CPUs on s8226 and each CPU has 8 cores. CPU 0 takes lapic from 0x10 to 0x17 and CPU 1 takes from 0x20 to 0x27. So the first core's lapic is 0x10 rather than 0x20. Change-Id: I925114d44f2f4974eb62c3832d8c9139a2a06c96 Signed-off-by: Siyuan Wang <SiYuan.Wang@amd.com> Signed-off-by: Siyuan Wang <wangsiyuanbuaa@gmail.com> Reviewed-on: http://review.coreboot.org/2099 Reviewed-by: Zheng Bao <zheng.bao@amd.com> Tested-by: build bot (Jenkins) Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
Diffstat (limited to 'src/southbridge/via/vt8237r/ctrl.c')
0 files changed, 0 insertions, 0 deletions