summaryrefslogtreecommitdiff
path: root/src/superio/fintek/Makefile.inc
diff options
context:
space:
mode:
authorTimothy Pearson <tpearson@raptorengineeringinc.com>2015-06-01 23:58:59 -0500
committerRonald G. Minnich <rminnich@gmail.com>2015-11-10 20:00:56 +0100
commit1f780994ebb7b89cf9e47e7bb9533395b8f4dad0 (patch)
tree14c5a82c2462eca0513255da5eed93edc1bc7616 /src/superio/fintek/Makefile.inc
parent453b54371681f8810ed50b41efbd7e09dc0f63d6 (diff)
downloadcoreboot-1f780994ebb7b89cf9e47e7bb9533395b8f4dad0.tar.xz
cpu/amd/car: Add romstage BSP stack overrun detection
NOTE: This commit switches CacheBase in CAR to use the DCACHE_RAM_BASE Kconfig variable. There should be no functional difference between the existing code and the new code, however hardware verfication is encouraged on lesser used architectures such as AMD Geode. Change-Id: Ia2e8f99be9df388e492a633c49df21ca1c57ba13 Signed-off-by: Timothy Pearson <tpearson@raptorengineeringinc.com> Reviewed-on: http://review.coreboot.org/11970 Tested-by: build bot (Jenkins) Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Tested-by: Raptor Engineering Automated Test Stand <noreply@raptorengineeringinc.com> Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
Diffstat (limited to 'src/superio/fintek/Makefile.inc')
0 files changed, 0 insertions, 0 deletions