summaryrefslogtreecommitdiff
path: root/src
diff options
context:
space:
mode:
authorElyes HAOUAS <ehaouas@noos.fr>2018-10-27 16:40:25 +0200
committerNico Huber <nico.h@gmx.de>2019-03-29 20:00:20 +0000
commiteb789f0b79aa99e214ccefc04f9f78b550f52f32 (patch)
tree59f72703d67577e4aaf76e276ddd442b583cbc14 /src
parent28fa33ccbce042d09daf64efa2097b67570ad4af (diff)
downloadcoreboot-eb789f0b79aa99e214ccefc04f9f78b550f52f32.tar.xz
src: Use include <reset.h> when appropriate
Change-Id: I3b852cae4ef84d257bf1e5486447583bdd16b441 Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/c/coreboot/+/29301 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
Diffstat (limited to 'src')
-rw-r--r--src/arch/x86/cf9_reset.c1
-rw-r--r--src/cpu/amd/family_10h-family_15h/init_cpus.h1
-rw-r--r--src/cpu/intel/fsp_model_406dx/bootblock.c1
-rw-r--r--src/drivers/intel/fsp2_0/stage_cache.c1
-rw-r--r--src/ec/google/chromeec/ec.c1
-rw-r--r--src/lib/hardwaremain.c1
-rw-r--r--src/mainboard/google/foster/pmic.c2
-rw-r--r--src/mainboard/google/smaug/pmic.c2
-rw-r--r--src/mainboard/google/veyron/bootblock.c1
-rw-r--r--src/mainboard/google/veyron_mickey/bootblock.c1
-rw-r--r--src/mainboard/google/veyron_rialto/bootblock.c1
-rw-r--r--src/security/tpm/tspi/tspi.c1
-rw-r--r--src/security/vboot/common.c1
-rw-r--r--src/soc/cavium/common/bdk-coreboot.c1
-rw-r--r--src/soc/intel/braswell/romstage/romstage.c1
-rw-r--r--src/soc/intel/common/block/cpu/cpulib.c1
-rw-r--r--src/soc/intel/fsp_baytrail/bootblock/bootblock.c1
-rw-r--r--src/soc/intel/skylake/romstage/romstage.c1
-rw-r--r--src/southbridge/amd/agesa/hudson/early_setup.c2
-rw-r--r--src/southbridge/amd/pi/hudson/early_setup.c2
-rw-r--r--src/southbridge/amd/sb700/early_setup.c1
-rw-r--r--src/southbridge/nvidia/ck804/early_setup_car.c2
22 files changed, 6 insertions, 21 deletions
diff --git a/src/arch/x86/cf9_reset.c b/src/arch/x86/cf9_reset.c
index c28e4488a6..d1e5704ceb 100644
--- a/src/arch/x86/cf9_reset.c
+++ b/src/arch/x86/cf9_reset.c
@@ -18,7 +18,6 @@
#include <cf9_reset.h>
#include <console/console.h>
#include <halt.h>
-#include <reset.h>
/*
* A system reset in terms of the CF9 register asserts the INIT#
diff --git a/src/cpu/amd/family_10h-family_15h/init_cpus.h b/src/cpu/amd/family_10h-family_15h/init_cpus.h
index 65649d6845..d09fc8241c 100644
--- a/src/cpu/amd/family_10h-family_15h/init_cpus.h
+++ b/src/cpu/amd/family_10h-family_15h/init_cpus.h
@@ -22,7 +22,6 @@
#include <cpu/x86/mtrr.h>
#include <cpu/amd/msr.h>
#include <cpu/amd/multicore.h>
-#include <reset.h>
#include <northbridge/amd/amdfam10/raminit.h>
#include "defaults.h"
diff --git a/src/cpu/intel/fsp_model_406dx/bootblock.c b/src/cpu/intel/fsp_model_406dx/bootblock.c
index 2ffbd8b09c..14cfad9de1 100644
--- a/src/cpu/intel/fsp_model_406dx/bootblock.c
+++ b/src/cpu/intel/fsp_model_406dx/bootblock.c
@@ -21,7 +21,6 @@
#include <cpu/x86/mtrr.h>
#include <arch/io.h>
#include <device/pci_ops.h>
-#include <reset.h>
#include <southbridge/intel/fsp_rangeley/soc.h>
#include "model_406dx.h"
diff --git a/src/drivers/intel/fsp2_0/stage_cache.c b/src/drivers/intel/fsp2_0/stage_cache.c
index 434eae944a..a9ec154d38 100644
--- a/src/drivers/intel/fsp2_0/stage_cache.c
+++ b/src/drivers/intel/fsp2_0/stage_cache.c
@@ -17,7 +17,6 @@
#include <console/console.h>
#include <fsp/memmap.h>
#include <stage_cache.h>
-#include <reset.h>
#include <program_loading.h>
void stage_cache_external_region(void **base, size_t *size)
diff --git a/src/ec/google/chromeec/ec.c b/src/ec/google/chromeec/ec.c
index 57c1b58121..5a2630ecb0 100644
--- a/src/ec/google/chromeec/ec.c
+++ b/src/ec/google/chromeec/ec.c
@@ -23,7 +23,6 @@
#include <bootstate.h>
#include <delay.h>
#include <elog.h>
-#include <reset.h>
#include <rtc.h>
#include <stdlib.h>
#include <security/vboot/vboot_common.h>
diff --git a/src/lib/hardwaremain.c b/src/lib/hardwaremain.c
index 493ff2dcde..2881162a34 100644
--- a/src/lib/hardwaremain.c
+++ b/src/lib/hardwaremain.c
@@ -29,7 +29,6 @@
#include <device/pci.h>
#include <delay.h>
#include <stdlib.h>
-#include <reset.h>
#include <boot/tables.h>
#include <program_loading.h>
#if CONFIG(HAVE_ACPI_RESUME)
diff --git a/src/mainboard/google/foster/pmic.c b/src/mainboard/google/foster/pmic.c
index 8d4f855175..e3efd34529 100644
--- a/src/mainboard/google/foster/pmic.c
+++ b/src/mainboard/google/foster/pmic.c
@@ -18,11 +18,11 @@
#include <console/console.h>
#include <delay.h>
#include <device/i2c_simple.h>
+#include <reset.h>
#include <stdint.h>
#include <stdlib.h>
#include "pmic.h"
-#include "reset.h"
enum {
MAX77620_I2C_ADDR = 0x3c
diff --git a/src/mainboard/google/smaug/pmic.c b/src/mainboard/google/smaug/pmic.c
index 75075ad6fd..d9dacb7d08 100644
--- a/src/mainboard/google/smaug/pmic.c
+++ b/src/mainboard/google/smaug/pmic.c
@@ -18,11 +18,11 @@
#include <console/console.h>
#include <delay.h>
#include <device/i2c_simple.h>
+#include <reset.h>
#include <stdint.h>
#include <stdlib.h>
#include "pmic.h"
-#include "reset.h"
enum {
MAX77620_I2C_ADDR = 0x3c,
diff --git a/src/mainboard/google/veyron/bootblock.c b/src/mainboard/google/veyron/bootblock.c
index 86834bfd71..80fe7e8266 100644
--- a/src/mainboard/google/veyron/bootblock.c
+++ b/src/mainboard/google/veyron/bootblock.c
@@ -18,7 +18,6 @@
#include <assert.h>
#include <bootblock_common.h>
#include <delay.h>
-#include <reset.h>
#include <soc/clock.h>
#include <soc/i2c.h>
#include <soc/grf.h>
diff --git a/src/mainboard/google/veyron_mickey/bootblock.c b/src/mainboard/google/veyron_mickey/bootblock.c
index 18047f28f9..1107b1a6a4 100644
--- a/src/mainboard/google/veyron_mickey/bootblock.c
+++ b/src/mainboard/google/veyron_mickey/bootblock.c
@@ -18,7 +18,6 @@
#include <assert.h>
#include <bootblock_common.h>
#include <delay.h>
-#include <reset.h>
#include <soc/clock.h>
#include <soc/i2c.h>
#include <soc/grf.h>
diff --git a/src/mainboard/google/veyron_rialto/bootblock.c b/src/mainboard/google/veyron_rialto/bootblock.c
index 73f57d15ec..91396b0074 100644
--- a/src/mainboard/google/veyron_rialto/bootblock.c
+++ b/src/mainboard/google/veyron_rialto/bootblock.c
@@ -18,7 +18,6 @@
#include <assert.h>
#include <bootblock_common.h>
#include <delay.h>
-#include <reset.h>
#include <soc/clock.h>
#include <soc/i2c.h>
#include <soc/grf.h>
diff --git a/src/security/tpm/tspi/tspi.c b/src/security/tpm/tspi/tspi.c
index d7892784ee..e466eb87aa 100644
--- a/src/security/tpm/tspi/tspi.c
+++ b/src/security/tpm/tspi/tspi.c
@@ -17,7 +17,6 @@
#include <console/cbmem_console.h>
#include <console/console.h>
-#include <reset.h>
#include <security/tpm/tspi.h>
#include <security/tpm/tss.h>
#include <stdlib.h>
diff --git a/src/security/vboot/common.c b/src/security/vboot/common.c
index 5b49ebffb7..8f8165a7c5 100644
--- a/src/security/vboot/common.c
+++ b/src/security/vboot/common.c
@@ -16,7 +16,6 @@
#include <assert.h>
#include <cbmem.h>
#include <console/console.h>
-#include <reset.h>
#include <stdint.h>
#include <string.h>
#include <symbols.h>
diff --git a/src/soc/cavium/common/bdk-coreboot.c b/src/soc/cavium/common/bdk-coreboot.c
index 066155e08e..f8fa8d499e 100644
--- a/src/soc/cavium/common/bdk-coreboot.c
+++ b/src/soc/cavium/common/bdk-coreboot.c
@@ -22,7 +22,6 @@
#include <device/i2c_simple.h>
#include <endian.h>
#include <delay.h>
-#include <reset.h>
#include <soc/timer.h>
// BDK
diff --git a/src/soc/intel/braswell/romstage/romstage.c b/src/soc/intel/braswell/romstage/romstage.c
index ca1eb40236..ae2eac8e20 100644
--- a/src/soc/intel/braswell/romstage/romstage.c
+++ b/src/soc/intel/braswell/romstage/romstage.c
@@ -31,7 +31,6 @@
#include <mrc_cache.h>
#include <string.h>
#include <timestamp.h>
-#include <reset.h>
#include <vendorcode/google/chromeos/chromeos.h>
#include <fsp/util.h>
#include <soc/gpio.h>
diff --git a/src/soc/intel/common/block/cpu/cpulib.c b/src/soc/intel/common/block/cpu/cpulib.c
index 61ad7edb74..9dbfbd47ee 100644
--- a/src/soc/intel/common/block/cpu/cpulib.c
+++ b/src/soc/intel/common/block/cpu/cpulib.c
@@ -24,7 +24,6 @@
#include <delay.h>
#include <intelblocks/cpulib.h>
#include <intelblocks/fast_spi.h>
-#include <reset.h>
#include <soc/cpu.h>
#include <soc/iomap.h>
#include <soc/pm.h>
diff --git a/src/soc/intel/fsp_baytrail/bootblock/bootblock.c b/src/soc/intel/fsp_baytrail/bootblock/bootblock.c
index b471e5cf08..5351a0162f 100644
--- a/src/soc/intel/fsp_baytrail/bootblock/bootblock.c
+++ b/src/soc/intel/fsp_baytrail/bootblock/bootblock.c
@@ -27,7 +27,6 @@
#include <soc/iomap.h>
#include <soc/lpc.h>
#include <soc/gpio.h>
-#include <reset.h>
/*
* check for a warm reset and do a hard reset instead.
diff --git a/src/soc/intel/skylake/romstage/romstage.c b/src/soc/intel/skylake/romstage/romstage.c
index ac43c27071..d8188f6924 100644
--- a/src/soc/intel/skylake/romstage/romstage.c
+++ b/src/soc/intel/skylake/romstage/romstage.c
@@ -26,7 +26,6 @@
#include <elog.h>
#include <intelblocks/fast_spi.h>
#include <intelblocks/pmclib.h>
-#include <reset.h>
#include <soc/pci_devs.h>
#include <soc/pei_wrapper.h>
#include <soc/pm.h>
diff --git a/src/southbridge/amd/agesa/hudson/early_setup.c b/src/southbridge/amd/agesa/hudson/early_setup.c
index f71f453bee..c3a4d41c8e 100644
--- a/src/southbridge/amd/agesa/hudson/early_setup.c
+++ b/src/southbridge/amd/agesa/hudson/early_setup.c
@@ -20,7 +20,7 @@
#include <arch/io.h>
#include <device/pci_ops.h>
#include <console/console.h>
-#include <reset.h>
+
#include "hudson.h"
void hudson_pci_port80(void)
diff --git a/src/southbridge/amd/pi/hudson/early_setup.c b/src/southbridge/amd/pi/hudson/early_setup.c
index abfa897752..34a3513b63 100644
--- a/src/southbridge/amd/pi/hudson/early_setup.c
+++ b/src/southbridge/amd/pi/hudson/early_setup.c
@@ -22,7 +22,7 @@
#include <device/mmio.h>
#include <device/pci_ops.h>
#include <console/console.h>
-#include <reset.h>
+
#include "hudson.h"
#include "pci_devs.h"
#include <Fch/Fch.h>
diff --git a/src/southbridge/amd/sb700/early_setup.c b/src/southbridge/amd/sb700/early_setup.c
index 3b801bafe8..1c248835ef 100644
--- a/src/southbridge/amd/sb700/early_setup.c
+++ b/src/southbridge/amd/sb700/early_setup.c
@@ -25,7 +25,6 @@
#include <cpu/x86/msr.h>
#include <device/pci.h>
-#include <reset.h>
#include "sb700.h"
#include "smbus.h"
diff --git a/src/southbridge/nvidia/ck804/early_setup_car.c b/src/southbridge/nvidia/ck804/early_setup_car.c
index c1670c65a2..1e357df85a 100644
--- a/src/southbridge/nvidia/ck804/early_setup_car.c
+++ b/src/southbridge/nvidia/ck804/early_setup_car.c
@@ -17,7 +17,9 @@
*/
#include <arch/io.h>
+#include <reset.h>
#include <southbridge/amd/common/reset.h>
+
#include "ck804.h"
/* Someone messed up and snuck in some K8-specific code */