diff options
author | Lee Leahy <leroy.p.leahy@intel.com> | 2015-07-20 17:24:44 -0700 |
---|---|---|
committer | Aaron Durbin <adurbin@chromium.org> | 2015-08-13 16:10:44 +0200 |
commit | 3432e556f548c0e61c714b880ce04bf1f3f687bd (patch) | |
tree | 8e9bc1cd67019a8fcb90b3e2e014f6003d259c51 /util/inteltool/ivy_memory.c | |
parent | aa44dbd364bfb36b3cb4eb2fb3f9ee292610ccf4 (diff) | |
download | coreboot-3432e556f548c0e61c714b880ce04bf1f3f687bd.tar.xz |
soc/common/intel: Reset is not dependend upon FSP
Remove dependency of common reset code on FSP
BRANCH=none
BUG=None
TEST=Build and run on Braswell and Skylake
Original-Change-Id: I00052f29326f691b6d56d2349f99815cafff5848
Original-Signed-off-by: Lee Leahy <Leroy.P.Leahy@intel.com>
Original-Reviewed-on: https://chromium-review.googlesource.com/286932
Original-Commit-Queue: Leroy P Leahy <leroy.p.leahy@intel.com>
Original-Tested-by: Leroy P Leahy <leroy.p.leahy@intel.com>
Original-Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Change-Id: I7f59f0aad7dfae92df28cf20fff2d5a684795d22
Signed-off-by: Lee Leahy <Leroy.P.Leahy@intel.com>
Reviewed-on: http://review.coreboot.org/11165
Tested-by: build bot (Jenkins)
Reviewed-by: Leroy P Leahy <leroy.p.leahy@intel.com>
Diffstat (limited to 'util/inteltool/ivy_memory.c')
0 files changed, 0 insertions, 0 deletions