summaryrefslogtreecommitdiff
path: root/util/msrtool/intel_nehalem.c
diff options
context:
space:
mode:
Diffstat (limited to 'util/msrtool/intel_nehalem.c')
-rw-r--r--util/msrtool/intel_nehalem.c16
1 files changed, 8 insertions, 8 deletions
diff --git a/util/msrtool/intel_nehalem.c b/util/msrtool/intel_nehalem.c
index 11acdd80d0..726ad0a36c 100644
--- a/util/msrtool/intel_nehalem.c
+++ b/util/msrtool/intel_nehalem.c
@@ -307,7 +307,7 @@ const struct msrdef intel_nehalem_msrs[] = {
}},
{ 1, 1, "VMX inside of SMX operation", "R/WL", PRESENT_BIN, {
/* This bit enables a system executive to use
- * VMX in conjuction with SMX to support Intel
+ * VMX in conjunction with SMX to support Intel
* Trusted Execution Technology.
*/
{ MSR1(0), "VMX inside of SMX operation disabled" },
@@ -1109,7 +1109,7 @@ const struct msrdef intel_nehalem_msrs[] = {
/* Whole package bit */
{ 1, 1, "C1E Enable", "R/W", PRESENT_BIN, {
{ MSR1(0), "Nothing" },
- { MSR1(1), "CPU switch to the Minimum Enhaced Intel \
+ { MSR1(1), "CPU switch to the Minimum Enhanced Intel \
SpeedStep Technology operating point when all \
execution cores enter MWAIT (C1)" },
{ BITVAL_EOT }
@@ -1373,9 +1373,9 @@ const struct msrdef intel_nehalem_msrs[] = {
/* if CPUID.0AH EAX[7:0] > 2 */
{ 10, 1, "AnyThread 2", "R/W", PRESENT_BIN, {
{ MSR1(0), "Counter only increments the associated event \
- conditions occuring in the logical processor which programmed the MSR" },
+ conditions occurring in the logical processor which programmed the MSR" },
{ MSR1(1), "Counting the associated event conditions \
- occuring across all logical processors sharing a processor core" },
+ occurring across all logical processors sharing a processor core" },
{ BITVAL_EOT }
}},
{ 9, 1, "EN2_Usr", "R/W", PRESENT_BIN, {
@@ -1396,9 +1396,9 @@ const struct msrdef intel_nehalem_msrs[] = {
/* if CPUID.0AH: EAX[7:0] > 2 */
{ 6, 1, "AnyThread 1", "R/W", PRESENT_BIN, {
{ MSR1(0), "Counter only increments the associated event \
- conditions occuring in the logical processor which programmed the MSR" },
+ conditions occurring in the logical processor which programmed the MSR" },
{ MSR1(1), "Counting the associated event conditions \
- occuring across all logical processors sharing a processor core" },
+ occurring across all logical processors sharing a processor core" },
{ BITVAL_EOT }
}},
{ 5, 1, "EN1_Usr", "R/W", PRESENT_BIN, {
@@ -1419,9 +1419,9 @@ const struct msrdef intel_nehalem_msrs[] = {
/* if CPUID.0AH: EAX[7:0] > 2 */
{ 2, 1, "AnyThread 0", "R/W", PRESENT_BIN, {
{ MSR1(0), "Counter only increments the associated event \
- conditions occuring in the logical processor which programmed the MSR" },
+ conditions occurring in the logical processor which programmed the MSR" },
{ MSR1(1), "Counting the associated event conditions \
- occuring across all logical processors sharing a processor core" },
+ occurring across all logical processors sharing a processor core" },
{ BITVAL_EOT }
}},
{ 1, 1, "EN0_Usr", "R/W", PRESENT_BIN, {