/* * This file is part of the coreboot project. * * Copyright (C) 2017 Google Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include "ec.h" #include "gpio.h" DefinitionBlock( "dsdt.aml", "DSDT", 0x05, // DSDT revision: ACPI v5.0 "COREv4", // OEM id "COREBOOT", // OEM table id 0x20110725 // OEM revision ) { /* Some generic macros */ #include /* global NVS and variables */ #include /* CPU */ #include Scope (\_SB) { Device (PWRB) { Name (_HID, EisaId ("PNP0C0C")) } Device (PCI0) { #include #include } } /* Chrome OS specific */ #include /* Chipset specific sleep states */ #include /* Chrome OS Embedded Controller */ Scope (\_SB.PCI0.LPCB) { /* ACPI code for EC SuperIO functions */ #include /* ACPI code for EC functions */ #include } Scope (\_SB) { /* Dynamic Platform Thermal Framework */ #include "acpi/dptf.asl" } /* USB port entries */ #include "acpi/usb.asl" }