/* * This file is part of the coreboot project. * * Copyright 2018 Google LLC * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include DefinitionBlock( "dsdt.aml", "DSDT", 0x02, /* DSDT revision: ACPI v2.0 and up */ OEM_ID, ACPI_TABLE_CREATOR, 0x20110725 /* OEM revision */ ) { /* Some generic macros */ #include /* global NVS and variables */ #include /* CPU */ #include Scope (\_SB) { Device (PCI0) { #include #include } /* Per board variant mainboard hooks. */ #include } #if CONFIG(CHROMEOS) /* Chrome OS specific */ #include /* VPD support */ #include /* MAC address passthru */ #include #endif /* Chipset specific sleep states */ #include /* Low power idle table */ #include #if CONFIG(EC_GOOGLE_WILCO) /* Chrome OS Embedded Controller */ Scope (\_SB.PCI0.LPCB) { /* ACPI code for EC SuperIO functions */ #include /* ACPI code for EC functions */ #include } #endif /* Dynamic Platform Thermal Framework */ Scope (\_SB) { /* Per board variant specific definitions. */ #include /* Include soc specific DPTF changes */ #include /* Include common dptf ASL files */ #include } }