chip northbridge/amd/amdk8/root_complex # Root complex device cpu_cluster 0 on # (L)APIC cluster chip cpu/amd/socket_F # CPU socket device lapic 0 on end # Local APIC of the CPU end end device domain 0 on # PCI domain subsystemid 0x108e 0x6676 inherit chip northbridge/amd/amdk8 # Northbridge / RAM controller device pci 18.0 on end # Link 0 == LDT 0 device pci 18.0 on # Link 1 == LDT 1 chip southbridge/nvidia/mcp55 # Southbridge device pci 0.0 on end # HT device pci 1.0 on # LPC chip superio/smsc/dme1737 # Super I/O device pnp 2e.0 off # Floppy io 0x60 = 0x3f0 irq 0x70 = 6 drq 0x74 = 2 end device pnp 2e.3 off # Parallel port io 0x60 = 0x378 irq 0x70 = 7 drq 0x74 = 2 end device pnp 2e.4 on # COM1 io 0x60 = 0x3f8 irq 0x70 = 4 end device pnp 2e.5 off # COM2 io 0x60 = 0x2f8 irq 0x70 = 3 end device pnp 2e.7 on # PS/2 (connectors not populated) io 0x60 = 0x60 io 0x62 = 0x64 irq 0x70 = 1 irq 0x72 = 12 end device pnp 2e.a on # Runtime Registers io 0x60 = 0x600 end end # There's an Infineon SLB9635TT12 TPM on this LPC bus. # There's also an Akom AK2001 7-segment port 0x80 decoder on # this LPC bus. end device pci 1.1 on # SM 0 chip drivers/generic/generic # DIMM 0-0-0 device i2c 50 on end end chip drivers/generic/generic # DIMM 0-0-1 device i2c 51 on end end chip drivers/generic/generic # DIMM 0-1-0 device i2c 52 on end end chip drivers/generic/generic # DIMM 0-1-1 device i2c 53 on end end chip drivers/generic/generic # DIMM 1-0-0 device i2c 54 on end end chip drivers/generic/generic # DIMM 1-0-1 device i2c 55 on end end chip drivers/generic/generic # DIMM 1-1-0 device i2c 56 on end end chip drivers/generic/generic # DIMM 1-1-1 device i2c 57 on end end end device pci 1.1 on # SM 1 #chip drivers/generic/generic # PCA9556 GPIO on HDD backplanes (address conflict!) # device i2c 18 on end #end chip drivers/generic/generic # EMC6D103 HWM (for CPUs) device i2c 2d on end end chip drivers/generic/generic # DME1737 HWM device i2c 2e on end end #chip drivers/generic/generic # HDD 4-7 backplane FRU 24C64 EEPROM # device i2c 51 on end #end #chip drivers/generic/generic # front panel module FRU 24C64 EEPROM # device i2c 52 on end #end #chip drivers/generic/generic # HDD 0-3 backplane FRU 24C64 EEPROM # device i2c 53 on end #end # there are more SMbus devices on this bus end device pci 2.0 on end # USB 1.1 device pci 2.1 on end # USB 2 device pci 4.0 on end # IDE device pci 5.0 on end # SATA 0 device pci 5.1 on end # SATA 1 device pci 5.2 off end # SATA 2 device pci 6.0 on end # PCI device pci 6.1 on end # AZA device pci 8.0 off end # NIC device pci 9.0 off end # NIC device pci a.0 on end # PCI E 5 device pci b.0 off end # PCI E 4 device pci c.0 off end # PCI E 3 device pci d.0 on end # PCI E 2 device pci e.0 off end # PCI E 1 device pci f.0 on end # PCI E 0 register "ide0_enable" = "1" register "sata0_enable" = "1" register "sata1_enable" = "1" end end device pci 18.0 on # Link 2 == LDT 2 chip southbridge/nvidia/mcp55 # Southbridge device pci 0.0 on end # HT device pci 1.0 on end # LPC device pci 1.1 on end # SM 0 device pci 2.0 off end # USB 1.1 device pci 2.1 off end # USB 2 device pci 4.0 off end # IDE device pci 5.0 on end # SATA 0 device pci 5.1 on end # SATA 1 device pci 5.2 off end # SATA 2 device pci 6.0 off end # PCI device pci 6.1 off end # AZA device pci 8.0 on end # NIC device pci 9.0 on end # NIC device pci a.0 on end # PCI E 5 device pci b.0 off end # PCI E 4 device pci c.0 off end # PCI E 3 device pci d.0 on end # PCI E 2 device pci e.0 off end # PCI E 1 device pci f.0 on end # PCI E 0 register "ide0_enable" = "1" register "sata0_enable" = "1" register "sata1_enable" = "1" end end device pci 18.1 on end device pci 18.2 on end device pci 18.3 on end end end end