/* * This file is part of the coreboot project. * * Copyright (C) 2013 Google Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include /* Global PATTRS */ DEFINE_PATTRS; #define SHOW_PATTRS 1 static void detect_num_cpus(struct pattrs *attrs) { int ecx = 0; while (1) { struct cpuid_result leaf_b; leaf_b = cpuid_ext(0xb, ecx); /* Bay Trail doesn't have hyperthreading so just determine the * number of cores by from level type (ecx[15:8] == * 2). */ if ((leaf_b.ecx & 0xff00) == 0x0200) { attrs->num_cpus = leaf_b.ebx & 0xffff; break; } ecx++; } } static inline void fill_in_msr(msr_t *msr, int idx) { *msr = rdmsr(idx); if (SHOW_PATTRS) { printk(BIOS_DEBUG, "msr(%x) = %08x%08x\n", idx, msr->hi, msr->lo); } } static const char *stepping_str[] = { "A0", "A1", "B0", "B1", "B2", "B3" }; static void fill_in_pattrs(void) { device_t dev; struct pattrs *attrs = (struct pattrs *)pattrs_get(); attrs->cpuid = cpuid_eax(1); dev = dev_find_slot(0, PCI_DEVFN(LPC_DEV, LPC_FUNC)); attrs->revid = pci_read_config8(dev, REVID); /* The revision to stepping IDs have two values per metal stepping. */ if (attrs->revid >= RID_B_STEPPING_START) { attrs->stepping = (attrs->revid - RID_B_STEPPING_START) / 2; attrs->stepping += STEP_B0; } else { attrs->stepping = (attrs->revid - RID_A_STEPPING_START) / 2; attrs->stepping += STEP_A0; } attrs->microcode_patch = intel_microcode_find(); attrs->address_bits = cpuid_eax(0x80000008) & 0xff; detect_num_cpus(attrs); if (SHOW_PATTRS) { printk(BIOS_DEBUG, "BYT: cpuid %08x cpus %d rid %02x step %s\n", attrs->cpuid, attrs->num_cpus, attrs->revid, (attrs->stepping >= ARRAY_SIZE(stepping_str)) ? "??" : stepping_str[attrs->stepping]); } fill_in_msr(&attrs->platform_id, MSR_IA32_PLATFORM_ID); fill_in_msr(&attrs->platform_info, MSR_PLATFORM_INFO); fill_in_msr(&attrs->iacore_ratios, MSR_IACORE_RATIOS); fill_in_msr(&attrs->iacore_vids, MSR_IACORE_VIDS); } static inline void set_acpi_sleep_type(int val) { #if CONFIG_HAVE_ACPI_RESUME acpi_slp_type = val; #endif } static void s3_resume_prepare(void) { global_nvs_t *gnvs; struct romstage_handoff *romstage_handoff; gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t)); romstage_handoff = cbmem_find(CBMEM_ID_ROMSTAGE_INFO); if (romstage_handoff == NULL || romstage_handoff->s3_resume == 0) { if (gnvs != NULL) { memset(gnvs, 0, sizeof(global_nvs_t)); } set_acpi_sleep_type(0); return; } set_acpi_sleep_type(3); } void baytrail_init_pre_device(void) { struct soc_gpio_config *config; fill_in_pattrs(); /* Allow for SSE instructions to be executed. */ write_cr4(read_cr4() | CR4_OSFXSR | CR4_OSXMMEXCPT); /* Run reference code. */ baytrail_run_reference_code(); /* Get GPIO initial states from mainboard */ config = mainboard_get_gpios(); setup_soc_gpios(config); /* Indicate S3 resume to rest of ramstage. */ s3_resume_prepare(); }