/* SPDX-License-Identifier: GPL-2.0-only */ #include #include #include #include #include #include #include #include #include #include void smm_southbridge_clear_state(void) { uint32_t smi_en; printk(BIOS_DEBUG, "Initializing Southbridge SMI..."); printk(BIOS_SPEW, " pmbase = 0x%04x\n", get_pmbase()); smi_en = inl((uint16_t)(get_pmbase() + SMI_EN)); if (smi_en & APMC_EN) { printk(BIOS_INFO, "SMI# handler already enabled?\n"); return; } /* Dump and clear status registers */ clear_smi_status(); clear_pm1_status(); clear_tco_status(); clear_gpe_status(); clear_pmc_status(); } static void smm_southbridge_enable(uint16_t pm1_events) { printk(BIOS_DEBUG, "Enabling SMIs.\n"); /* Configure events Disable PCIe wake. */ enable_pm1(pm1_events | PCIEXPWAK_DIS); disable_gpe(PME_B0_EN); /* Enable SMI generation: * - on APMC writes (io 0xb2) * - on writes to SLP_EN (sleep states) * - on writes to GBL_RLS (bios commands) * No SMIs: * - on TCO events * - on microcontroller writes (io 0x62/0x66) */ enable_smi(APMC_EN | SLP_SMI_EN | GBL_SMI_EN | EOS); } void global_smi_enable(void) { smm_southbridge_enable(PWRBTN_EN | GBL_EN); }