summaryrefslogtreecommitdiff
path: root/src/cpu/amd/agesa/family15tn/Kconfig
blob: d2f5a8c1b20273b915a9ec05f367c945c9a7dce6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
#
# This file is part of the coreboot project.
#
# Copyright (C) 2012 Advanced Micro Devices, Inc.
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
#
# You should have received a copy of the GNU General Public License
# along with this program; if not, write to the Free Software
# Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
#

config CPU_AMD_AGESA_FAMILY15_TN
	bool
	select PCI_IO_CFG_EXT
	select X86_AMD_FIXED_MTRRS

config CPU_ADDR_BITS
	int
	default 48
	depends on CPU_AMD_AGESA_FAMILY15_TN

config CPU_SOCKET_TYPE
	hex
	default 0x10
	depends on CPU_AMD_AGESA_FAMILY15_TN

# DDR2 and REG
config DIMM_SUPPORT
	hex
	default 0x0104
	depends on CPU_AMD_AGESA_FAMILY15_TN

config EXT_RT_TBL_SUPPORT
	bool
	default n
	depends on CPU_AMD_AGESA_FAMILY15_TN

config EXT_CONF_SUPPORT
	bool
	default n
	depends on CPU_AMD_AGESA_FAMILY15_TN

config CBB
	hex
	default 0x0
	depends on CPU_AMD_AGESA_FAMILY15_TN

config CDB
	hex
	default 0x18
	depends on CPU_AMD_AGESA_FAMILY15_TN

config XIP_ROM_BASE
	hex
	default 0xfff80000
	depends on CPU_AMD_AGESA_FAMILY15_TN

config XIP_ROM_SIZE
	hex
	default 0x100000
	depends on CPU_AMD_AGESA_FAMILY15_TN

config HAVE_INIT_TIMER
	bool
	default y
	depends on CPU_AMD_AGESA_FAMILY15_TN

config HIGH_SCRATCH_MEMORY_SIZE
	hex
	# Assume the maximum size of stack as (0xA0000 - 0x30000 + 0x1000)
	default 0xA1000
	depends on CPU_AMD_AGESA_FAMILY15_TN