summaryrefslogtreecommitdiff
path: root/src/device/pci_ops_mmconf.c
blob: 2fcb96174f2150932b1fb6ff2efbe5edd6ae5039 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
/*
 * This file is part of the coreboot project.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#include <device/mmio.h>
#include <device/pci.h>
#include <device/pci_ops.h>
#include <device/pci_mmio_cfg.h>

#if (CONFIG_MMCONF_BASE_ADDRESS == 0)
#error "CONFIG_MMCONF_BASE_ADDRESS needs to be non-zero!"
#endif

/*
 * Functions for accessing PCI configuration space with mmconf accesses
 */

static const struct pci_bus_operations pci_ops_mmconf = {
	.read8 = pci_mmio_read_config8,
	.read16 = pci_mmio_read_config16,
	.read32 = pci_mmio_read_config32,
	.write8 = pci_mmio_write_config8,
	.write16 = pci_mmio_write_config16,
	.write32 = pci_mmio_write_config32,
};

const struct pci_bus_operations *pci_bus_default_ops(void)
{
	return &pci_ops_mmconf;
}