summaryrefslogtreecommitdiff
path: root/src/include/device/device.h
blob: e8bcfe512f2cd7a0fabf6254a3966b371548e727 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
#ifndef DEVICE_H
#define DEVICE_H

#include <device/resource.h>

struct device;
struct device_operations {
	void (*read_resources)(struct device *dev);
	void (*set_resources)(struct device *dev);
	void (*init)(struct device *dev);
	unsigned int (*scan_bus)(struct device *bus, unsigned int max);
};


#define MAX_RESOURCES 6
/*
 * There is one pci_dev structure for each slot-number/function-number
 * combination:
 */

struct device {
	struct device	*bus;		/* bus this device is on */
	struct device	*children;	/* devices behind this bridge */
	struct device	*sibling;	/* next device on this bus */
	struct device	*next;		/* chain of all devices */

	unsigned int	devfn;		/* encoded device & function index */
	unsigned short	vendor;
	unsigned short	device;
	unsigned int	class;		/* 3 bytes: (base,sub,prog-if) */
	unsigned int	hdr_type;	/* PCI header type */
	unsigned int	master : 1;	/* set if device is master capable */

	unsigned char	secondary; 	/* secondary bus number */
	unsigned char	subordinate;	/* max subordinate bus number */
	uint8_t command;
	/*
	 * In theory, the irq level can be read from configuration
	 * space and all would be fine.  However, old PCI chips don't
	 * support these registers and return 0 instead.  For example,
	 * the Vision864-P rev 0 chip can uses INTA, but returns 0 in
	 * the interrupt line and pin registers.  pci_init()
	 * initializes this field with the value at PCI_INTERRUPT_LINE
	 * and it is the job of pcibios_fixup() to change it if
	 * necessary.  The field must not be 0 unless the device
	 * cannot generate interrupts at all.
	 */
	unsigned int	irq;		/* irq generated by this device */

	/* Base registers for this device, can be adjusted by
	 * pcibios_fixup() as necessary.
	 */
	struct resource resource[MAX_RESOURCES];
	unsigned int resources;
	unsigned long rom_address;
	struct device_operations *ops;

};

extern struct device	dev_root;	/* root bus */
extern struct device	*all_devices;	/* list of all devices */


/* Generic device interface functions */
extern void dev_enumerate(void);
extern void dev_configure(void);
extern void dev_enable(void);
extern void dev_initialize(void);

/* Generic device helper functions */
void append_device(struct device *dev);
void compute_allocate_resource(struct device *bus, struct resource *bridge,
	unsigned long type_mask, unsigned long type);
void assign_resources(struct device *bus);
void enumerate_static_device(void);
unsigned long device_memory_base;


/* Helper functions */
struct device *dev_find_device (unsigned int vendor, unsigned int device, struct device *from);
struct device *dev_find_class (unsigned int class, struct device *from);
struct device *dev_find_slot (unsigned int bus, unsigned int devfn);

/* Rounding for boundaries. 
 * Due to some chip bugs, go ahead and roung IO to 16
 */
#define DEVICE_IO_ALIGN 16 
#define DEVICE_MEM_ALIGN 4096


#endif /* DEVICE_H */