summaryrefslogtreecommitdiff
path: root/src/mainboard/amd/gardenia/gpio.c
blob: b1c61064ebf9ab5eb96fbd2fe2bf1db29bc11af5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */

#include <soc/southbridge.h>
#include <soc/gpio.h>

#include "gpio.h"

/*
 * As a rule of thumb, GPIO pins used by coreboot should be initialized at
 * bootblock while GPIO pins used only by the OS should be initialized at
 * ramstage.
 */
static const struct soc_amd_gpio gpio_set_stage_reset[] = {
	/* NFC PU */
	PAD_GPO(GPIO_64, HIGH),
	/* PCIe presence detect */
	PAD_GPI(GPIO_69, PULL_UP),
	/* MUX for Power Express Eval */
	PAD_GPI(GPIO_116, PULL_DOWN),
	/* SD power */
	PAD_GPO(GPIO_119, HIGH),
	/* GPIO_136 - UART0_FCH_RX_DEBUG_RX */
	PAD_NF(GPIO_136, UART0_RXD, PULL_NONE),
	/* GPIO_137 - UART0_FCH_DEBUG_RTS */
	PAD_NF(GPIO_137, UART0_RTS_L, PULL_NONE),
	/* GPIO_138 - UART0_FCH_TX_DEBUG_RX */
	PAD_NF(GPIO_138, UART0_TXD, PULL_NONE),
	/* GPIO_142 - UART1_FCH_RTS */
	PAD_NF(GPIO_142, UART1_RTS_L, PULL_NONE),
	/* GPIO_143 - UART1_FCH_TX */
	PAD_NF(GPIO_143, UART1_TXD, PULL_NONE),
};

static const struct soc_amd_gpio gpio_set_stage_ram[] = {
	/* BT radio disable */
	PAD_GPO(GPIO_14, HIGH),
	/* NFC wake */
	PAD_GPO(GPIO_65, HIGH),
	/* Webcam */
	PAD_GPO(GPIO_66, HIGH),
	/* GPS sleep */
	PAD_GPO(GPIO_70, HIGH),
};

const struct soc_amd_gpio *early_gpio_table(size_t *size)
{
	*size = ARRAY_SIZE(gpio_set_stage_reset);
	return gpio_set_stage_reset;
}

const struct soc_amd_gpio *gpio_table(size_t *size)
{
	*size = ARRAY_SIZE(gpio_set_stage_ram);
	return gpio_set_stage_ram;
}