summaryrefslogtreecommitdiff
path: root/src/mainboard/asus/f2a85-m/devicetree_f2a85-m_pro.cb
blob: 238ab5163d4daaf49d4e01acf0b00dc98b72ca28 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
#
# This file is part of the coreboot project.
#
# Copyright (C) 2012 Advanced Micro Devices, Inc.
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
#
chip northbridge/amd/agesa/family15tn/root_complex

	device cpu_cluster 0 on
		chip cpu/amd/agesa/family15tn
			device lapic 10 on end
		end
	end

	device domain 0 on
		subsystemid 0x1022 0x1410 inherit
		chip northbridge/amd/agesa/family15tn # CPU side of HT root complex

			chip northbridge/amd/agesa/family15tn # PCI side of HT root complex
				device pci 0.0 on  end # Root Complex
				device pci 2.0 on  end # Internal Graphics P2P bridge 0x99XX
			end	#chip northbridge/amd/agesa/family15tn # PCI side of HT root complex

			chip southbridge/amd/agesa/hudson # it is under NB/SB Link, but on the same pci bus
				device pci 10.0 on  end # XHCI HC0
				device pci 10.1 on  end # XHCI HC1
				device pci 11.0 on  end # SATA
				device pci 12.0 on  end # USB
				device pci 12.2 on  end # USB
				device pci 13.0 on  end # USB
				device pci 13.2 on  end # USB
				device pci 14.0 on      # SMBUS
					chip drivers/generic/generic #dimm 0
						device i2c 50 on end # 7-bit SPD address
					end
					chip drivers/generic/generic #dimm 1
						device i2c 52 on end # 7-bit SPD address
					end
					chip drivers/generic/generic #dimm 2
						device i2c 51 on end # 7-bit SPD address
					end
					chip drivers/generic/generic #dimm 3
						device i2c 53 on end # 7-bit SPD address
					end
				end # SM
				device pci 14.1 off end # unused
				device pci 14.2 on  end # HDA	0x4383
				device pci 14.3 on      # LPC	0x780e
					chip superio/nuvoton/nct5572d
						device pnp 2e.0 off end	# FDC
						device pnp 2e.1 off end	# LPT1
						device pnp 2e.2 on	#  COM1
							io 0x60 = 0x3f8
							irq 0x70 = 4
						end
						device pnp 2e.3 off end # COM2/IR
						device pnp 2e.5 off end # Keyboard
						device pnp 2e.6 off end # CIR
						device pnp 2e.7 on	# GPIO6, GPIO7, GPIO8
							io 0xe0 = 0x7f
							io 0xe1 = 0x10
							io 0xe2 = 0x00
							io 0xe3 = 0x00
							io 0xe4 = 0xff
							io 0xe5 = 0xff
							io 0xe6 = 0xff
							io 0xe7 = 0xff
							io 0xec = 0x00
							io 0xed = 0xff
							io 0xf4 = 0xff
							io 0xf5 = 0xff
							io 0xf6 = 0x00
							io 0xf7 = 0x00
							io 0xf8 = 0x00
						end
						device pnp 2e.8 on	# WDT1, GPIO0, GPIO1
							io 0x30 = 0x00
							io 0x60 = 0x00
							io 0x61 = 0x00
							io 0xe0 = 0xff
							io 0xe1 = 0xff
							io 0xe2 = 0xff
							io 0xe3 = 0xff
							io 0xe4 = 0xff
							io 0xf0 = 0xff
							io 0xf1 = 0x28
							io 0xf2 = 0x00
							io 0xf3 = 0x00
							io 0xf4 = 0x08
							io 0xf5 = 0xff
							io 0xf6 = 0x00
							io 0xf7 = 0xff
						end
						device pnp 2e.9 on	# GPIO1, GPIO2, GPIO3, GPIO4, GPIO5, GPIO6, GPIO7, GPIO8
							io 0x30 = 0xfe
							io 0xe0 = 0xff
							io 0xe1 = 0x90
							io 0xe2 = 0x00
							io 0xe3 = 0x00
							io 0xe4 = 0x7f
							io 0xe5 = 0x76
							io 0xe6 = 0x00
							io 0xe7 = 0x00
							io 0xe8 = 0x00
							io 0xe9 = 0x00
							io 0xea = 0x00
							io 0xeb = 0x00
							io 0xee = 0x00
							io 0xf0 = 0xff
							io 0xf1 = 0x7b
							io 0xf2 = 0x00
							io 0xf4 = 0xff
							io 0xf5 = 0xef
							io 0xf6 = 0x00
							io 0xf7 = 0x00
							io 0xfe = 0x00
						end
						device pnp 2e.a on	# ACPI
							io 0xe6 = 0x4c
							io 0xe7 = 0x11
							io 0xf2 = 0x5d
						end
						device pnp 2e.b on	# Hardware Monitor, Front Panel LED
							io 0x30 = 0x01
							io 0x60 = 0x02
							io 0x61 = 0x90
							io 0xe2 = 0x7f
							io 0xe4 = 0xf1
						end
						device pnp 2e.d off end	# WDT1
						device pnp 2e.e off end # CIR WAKE-UP
						device pnp 2e.f off	# GPIO Push-pull/Open-drain selection
							io 0xe6 = 7f
						end
						device pnp 2e.14 off # PORT80 UART
							io 0xe0 = 0x00
						end
						device pnp 2e.16 off end # Deep Sleep
					end
				end	#device pci 14.3 # LPC

				device pci 14.4 on end # PCI bridge
				device pci 14.7 off end # Not present with BIOS ([AMD] FCH SD Flash Controller [1022:7806])
				device pci 15.0 on end # PCI bridge
				device pci 15.1 on end # PCI bridge
				device pci 15.2 on end # PCI bridge # Only present with the original boot firmware
			end	#chip southbridge/amd/hudson

			device pci 18.0 on end
			device pci 18.1 on end
			device pci 18.2 on end
			device pci 18.3 on end
			device pci 18.4 on end
			device pci 18.5 on end

			register "spdAddrLookup" = "
			{
				{ {0xA0, 0xA4}, {0xA2, 0xA6}, }, // socket 0 - Channel 0 & 1 - 8-bit SPD addresses
				{ {0x00, 0x00}, {0x00, 0x00}, }, // socket 1 - Channel 0 & 1 - 8-bit SPD addresses
			}"

		end	#chip northbridge/amd/agesa/family15tn # CPU side of HT root complex
	end	#domain
end	#chip northbridge/amd/agesa/family15tn/root_complex