summaryrefslogtreecommitdiff
path: root/src/mainboard/emulation/spike-riscv/rom_media.c
blob: 10952a39eec6b0c2d4bc4ae83a2cad713f79d152 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
/*
 * This file is part of the coreboot project.
 *
 * Copyright 2015 Google Inc.
 * Copyright 2016 Jonathan Neuschäfer <j.neuschaefer@gmx.net>
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; version 2 of
 * the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */
#include <boot_device.h>

/*
 * 0x80000000 is this start of RAM. We currently need to load coreboot.rom into
 * RAM on SPIKE, because SPIKE doesn't support loading custom code into the
 * boot ROM.
 */
static const struct mem_region_device boot_dev =
	MEM_REGION_DEV_RO_INIT(0x80000000, CONFIG_ROM_SIZE);

const struct region_device *boot_device_ro(void)
{
	return &boot_dev.rdev;
}