summaryrefslogtreecommitdiff
path: root/src/mainboard/gizmosphere/gizmo/devicetree.cb
blob: 3cf6ed33f1b4929f0eec63aa8c2b6bdd38703f23 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
#
# This file is part of the coreboot project.
#
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
#
chip northbridge/amd/agesa/family14/root_complex
	device cpu_cluster 0 on
			chip cpu/amd/agesa/family14
			  device lapic 0 on end
			end
	end
	device domain 0 on
		subsystemid 0x1022 0x1510 inherit
			chip northbridge/amd/agesa/family14 # CPU side of HT root complex
			chip northbridge/amd/agesa/family14 # PCI side of HT root complex
				device pci 0.0 on end # Root Complex
				device pci 1.0 on end # Internal Graphics P2P bridge 0x9804
				device pci 4.0 off end # PCIE P2P bridge 0x9604
				device pci 5.0 on end # PCIE P2P bridge 0x9605
				device pci 6.0 off end # PCIE P2P bridge 0x9606
				device pci 7.0 off end # PCIE P2P bridge 0x9607
				device pci 8.0 off end # NB/SB Link P2P bridge
			end # agesa northbridge

			chip southbridge/amd/cimx/sb800 # it is under NB/SB Link, but on the same pri bus
				device pci 11.0 on end # SATA
				device pci 12.0 on end # USB
				device pci 12.1 on end # USB
				device pci 12.2 on end # USB
				device pci 13.0 on end # USB
				device pci 13.1 on end # USB
				device pci 13.2 on end # USB
				device pci 14.0 on end # SM
				device pci 14.1 on end # IDE	0x439c
				device pci 14.2 on end # HDA	0x4383
				device pci 14.3 on end # LPC	0x439d
				device pci 14.4 on end # PCIB 0x4384, NOTE: this device must always be enabled or removed
				device pci 14.5 off end # USB 2
				device pci 15.0 on end # PCIe PortA # PCIe x1 to high speed edge connector
				device pci 15.1 on end # PCIe PortB # PCIe x1 to high speed edge connector
				device pci 16.0 off end # OHCI USB3
				device pci 16.2 off end # EHCI USB3
				register "gpp_configuration" = "4" # GPP_CFGMODE_X1111
				register "boot_switch_sata_ide" = "0" # 0: boot from SATA. 1: IDE
			end	#southbridge/amd/cimx/sb800
			device pci 18.0 on end
			device pci 18.1 on end
			device pci 18.2 on end
			device pci 18.3 on end
			device pci 18.4 on end
			device pci 18.5 on end
			device pci 18.6 on end
			device pci 18.7 on end
		end #chip northbridge/amd/agesa/family14 # CPU side of HT root complex
	end #domain
end #northbridge/amd/agesa/family14/root_complex