summaryrefslogtreecommitdiff
path: root/src/mainboard/google/kahlee/bootblock/bootblock.c
blob: 338edfd62ca9852df5eac7fb800520e0219d50b0 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
/* SPDX-License-Identifier: GPL-2.0-only */
/* This file is part of the coreboot project. */

#include <baseboard/variants.h>
#include <bootblock_common.h>
#include <soc/gpio.h>
#include <soc/southbridge.h>
#include <amdblocks/lpc.h>
#include <variant/ec.h>
#include <variant/gpio.h>

void bootblock_mainboard_early_init(void)
{
	size_t num_gpios;
	const struct soc_amd_gpio *gpios;

	/* Enable the EC as soon as we have visibility */
	mainboard_ec_init();

	gpios = variant_wlan_rst_early_gpio_table(&num_gpios);
	program_gpios(gpios, num_gpios);

	gpios = variant_early_gpio_table(&num_gpios);
	program_gpios(gpios, num_gpios);
}

void bootblock_mainboard_init(void)
{
	if (CONFIG(EM100)) {
		/*
		 * We should be able to rely on defaults, but it seems safer
		 * to explicitly set up these registers.
		 */
		sb_read_mode(SPI_READ_MODE_NOM);
		sb_set_spi100(SPI_SPEED_16M,		/* Normal */
				SPI_SPEED_16M,		/* Fast   */
				SPI_SPEED_16M,		/* AltIO  */
				SPI_SPEED_66M);		/* TPM    */
	} else {
		/*
		* W25Q128FW Setup
		* Normal Read 40MHz
		* Fast Read 104MHz
		* Dual Read IO (1-2-2)
		*/
		sb_read_mode(SPI_READ_MODE_DUAL122);

		/* Set SPI speeds before verstage. Needed for TPM */
		sb_set_spi100(SPI_SPEED_33M,		/* Normal */
				SPI_SPEED_66M,		/* Fast   */
				SPI_SPEED_66M,		/* AltIO  */
				SPI_SPEED_66M);		/* TPM    */
	}

	/* Setup TPM decode before verstage */
	lpc_tpm_decode_spi();
}