summaryrefslogtreecommitdiff
path: root/src/mainboard/hp/abm/devicetree.cb
blob: b9d11fca57197e2a529256f111a7262b7ca954db (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
#
# This file is part of the coreboot project.
#
# Copyright (C) 2013 Advanced Micro Devices, Inc.
# Copyright (C) 2014 Sage Electronic Engineering, LLC
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
#
# You should have received a copy of the GNU General Public License
# along with this program; if not, write to the Free Software
# Foundation, Inc.
#
chip northbridge/amd/agesa/family16kb/root_complex
	device cpu_cluster 0 on
		chip cpu/amd/agesa/family16kb
			device lapic 0 on  end
		end
	end

	device domain 0 on
		subsystemid 0x1022 0x1410 inherit
		chip northbridge/amd/agesa/family16kb # CPU side of HT root complex

			chip northbridge/amd/agesa/family16kb # PCI side of HT root complex
				device pci 0.0 on  end  # Root Complex
				device pci 1.0 on  end  # Internal Graphics P2P bridge 0x9804
				device pci 1.1 on  end  # Internal Multimedia
				device pci 2.0 on  end  # PCIe Host Bridge
				device pci 2.1 off end  # unused
				device pci 2.2 on  end  # GPP0: NIC
				device pci 2.3 on  end  # GPP1: NIC
				device pci 2.4 off end  # GPP2: unused
				device pci 2.5 off end  # GPP3: unused
			end	#chip northbridge/amd/agesa/family16kb

			chip southbridge/amd/agesa/hudson # it is under NB/SB Link, but on the same pci bus
				device pci 11.0 on  end # SATA
				device pci 12.0 on  end # USB
				device pci 12.2 on  end # USB
				device pci 13.0 on  end # USB
				device pci 13.2 on  end # USB
				device pci 14.0 on      # SM
					chip drivers/generic/generic    #dimm 0-0-0
						device i2c 50 on end
					end
				end # SM
				device pci 14.2 off end             # HDA 0x4383
				device pci 14.3 on                  # LPC 0x439d
					chip superio/nuvoton/nct5104d
						device pnp 4e.0  off end    # FDC
						device pnp 4e.2  on         # COM1
							io 0x60 = 0x3f8
							irq 0x70 = 4
						end
						device pnp 4e.3  on         # COM2
							io 0x60 = 0x2f8
							irq 0x70 = 3
						end
						device pnp 4e.7  off end    # GPIO
						device pnp 4e.8  off end    # GPIO/WDT
						device pnp 4e.f  off end    # GPIO
						device pnp 4e.10 off end    # COM3 used by port 80
						device pnp 4e.11 on         # COM4
							io 0x60 = 0x2e8
							irq 0x70 = 3
						end
						device pnp 4e.14 off end    # PORT80
						register "irq_trigger_type" = "0" # 0 edge, 1 level
					end # nct5104d
				end #LPC
				device pci 14.7 off end # SD
				device pci 16.0 on  end # USB
				device pci 16.2 on  end # USB
			end	#chip southbridge/amd/hudson

			device pci 18.0 on  end
			device pci 18.1 on  end
			device pci 18.2 on  end
			device pci 18.3 on  end
			device pci 18.4 on  end
			device pci 18.5 on  end
			register "spdAddrLookup" = "
			{
				{ {0xA0, 0x00}, {0x00, 0x00}, }, // socket 0 - Channel 0 - 8-bit SPD addresses
			}"
		end	#chip northbridge/amd/agesa/family16kb # CPU side of HT root complex
	end	#domain
end	#northbridge/amd/agesa/family16kb/root_complex