summaryrefslogtreecommitdiff
path: root/src/mainboard/intel/d945gclf/dsdt.asl
blob: bf57e74b21d8bd47e3a337bc64c371f981ef05cb (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2007-2009 coresystems GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 */

DefinitionBlock(
	"dsdt.aml",
	"DSDT",
	0x02,		// DSDT revision: ACPI v2.0
	"COREv2",	// OEM id
	"COREBOOT",     // OEM table id
	0x20090419	// OEM revision
)
{
	// Some generic macros
	#include "acpi/platform.asl"

	// global NVS and variables
	#include "../../../southbridge/intel/i82801gx/acpi/globalnvs.asl"

	// General Purpose Events
	//#include "acpi/gpe.asl"

	// mainboard specific devices
	#include "acpi/mainboard.asl"

	// Thermal Zone
	//#include "acpi/thermal.asl"

	Scope (\_SB) {
		Device (PCI0)
		{
			#include "../../../northbridge/intel/i945/acpi/i945.asl"
			#include "../../../southbridge/intel/i82801gx/acpi/ich7.asl"
		}
	}

	/* Chipset specific sleep states */
	#include "../../../southbridge/intel/i82801gx/acpi/sleepstates.asl"
}