summaryrefslogtreecommitdiff
path: root/src/mainboard/intel/sklrvp/ramstage.c
blob: c2cd08f985f4d2aac64abc722b7ea6e1d41d0d5a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2014 Intel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc.
 */

#include "gpio_rvp3.h"
#include <soc/ramstage.h>

void mainboard_silicon_init_params(SILICON_INIT_UPD *params)
{
	/*update gpio table*/
	params->GpioTablePtr = (UINT32 *)GpioTableRvp3;
}