summaryrefslogtreecommitdiff
path: root/src/mainboard/intel/wtm2/acpi/ec.asl
blob: d7ef095d9ccdcfdc1b271a06f9face16cdac9e1e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
/*
 * This file is part of the coreboot project.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

Device (EC0)
{
	Name (_HID, EISAID ("PNP0C09"))
	Name (_UID, 1)
	Name (_GPE, 10) // GPIO 10 is SMC_RUNTIME_SCI_N

	OperationRegion (ERAM, EmbeddedControl, 0x00, 0xff)
	Field (ERAM, ByteAcc, Lock, Preserve)
	{
		Offset (0x03),
		ACPR, 1,	// AC Power (1=present)
		    , 2,
		CFAN, 1,	// CPU Fan (1=on)
		    , 2,
		LIDS, 1,	// Lid State (1=open)
		    , 1,
		SPTR, 8,	// SMBUS Protocol Register
		SSTS, 8,	// SMBUS Status Register
		SADR, 8,	// SMBUS Address Register
		SCMD, 8,	// SMBUS Command Register
		SBFR, 256,	// SMBUS Block Buffer
		SCNT, 8,	// SMBUS Block Count

		Offset (0x3a),
		ECMD, 8,	// EC Command Register

		Offset (0x82),
		PECL, 8,	// PECI fractional (1/64 Celsius)
		PECH, 8,	// PECI integer (Celsius)
	}

	Name (_CRS, ResourceTemplate()
	{
		IO (Decode16, 0x62, 0x62, 0, 1)
		IO (Decode16, 0x66, 0x66, 0, 1)
	})
}