summaryrefslogtreecommitdiff
path: root/src/mainboard/lippert/toucan-af/devicetree.cb
blob: ce05afc9ceae0ed03903acc92237ed3b8c96262e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
#
# This file is part of the coreboot project.
#
# Copyright (C) 2011 Advanced Micro Devices, Inc.
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
# GNU General Public License for more details.
#
chip northbridge/amd/agesa/family14/root_complex
	device cpu_cluster 0 on
		chip cpu/amd/agesa/family14
			device lapic 0 on end
		end
	end
	device domain 0 on
		subsystemid 0x1022 0x1510 inherit
		chip northbridge/amd/agesa/family14
			device pci 0.0 on end # Root Complex
			device pci 1.0 on end # Internal Graphics P2P bridge 0x980[2456]
			#device pci 1.1 on end # Internal HDMI Audio
			device pci 4.0 on end # PCIE P2P bridge
			device pci 5.0 on end # PCIE P2P bridge
			device pci 6.0 on end # PCIE P2P bridge
			device pci 7.0 on end # PCIE P2P bridge on-board NIC
			device pci 8.0 off end # NB/SB Link P2P bridge
		end # agesa northbridge

		chip southbridge/amd/cimx/sb800
			device pci 11.0 on end # SATA
			device pci 12.0 on end # OHCI USB 0-4
			device pci 12.2 on end # EHCI USB 0-4
			device pci 13.0 on end # OHCI USB 5-9
			device pci 13.2 on end # EHCI USB 5-9
			device pci 14.0 on end # SM
			device pci 14.1 off end # IDE	0x439c
			device pci 14.2 on end # HDA	0x4383
			device pci 14.3 on # LPC		0x439d
				chip superio/winbond/w83627dhg
					device pnp 4e.0 off end		# Floppy
					device pnp 4e.1 off end		# Parallel Port
					device pnp 4e.2 on		# COM1
						io 0x60 = 0x3f8
						irq 0x70 = 4
					end
					device pnp 4e.3 on		# COM2
						io 0x60 = 0x2f8
						irq 0x70 = 3
					end
					device pnp 4e.5 on		# Keyboard, Mouse
						io 0x60 = 0x60
						io 0x62 = 0x64
						irq 0x70 = 1
						irq 0x72 = 12
					end
					#device pnp 4e.6 off end	# SPI
					device pnp 4e.307 off end	# GPIO6
					device pnp 4e.8 off end		# WDTO, PLED
					device pnp 4e.009 off end	# GPIO2
					device pnp 4e.109 off end	# GPIO3
					device pnp 4e.209 off end	# GPIO4
					device pnp 4e.309 off end	# GPIO5
					device pnp 4e.A off end		# ACPI
					device pnp 4e.B off end		# HW Monitor
				end # w83627dhg
			end #LPC
			device pci 14.4 off end # PCIB 0x4384, NOTE: PCI interface pins shared with GPIO {GPIO 35:0}
			device pci 14.5 off end # OHCI FS/LS USB
			device pci 14.6 off end # Hudson-E1 GbE MAC: Broadcom BCM5785 (14E4:1699)
			device pci 15.0 on  end # PCIe PortA
			device pci 15.1 on  end # PCIe PortB
			device pci 15.2 on  end # PCIe PortC
			device pci 15.3 on  end # PCIe PortD
			device pci 16.0 off end # OHCI USB 10-13
			device pci 16.2 off end # EHCI USB 10-13
			register "gpp_configuration" = "4" #1:1:1:1
			register "boot_switch_sata_ide" = "0"	# 0: boot from SATA. 1: IDE
		end	#southbridge/amd/cimx/sb800

		chip northbridge/amd/agesa/family14

			# These seem unnecessary
			device pci 18.0 on end
			device pci 18.1 on end
			device pci 18.2 on end
			device pci 18.3 on end
			device pci 18.4 on end
			device pci 18.5 on end
			device pci 18.6 on end
			device pci 18.7 on end

			register "spdAddrLookup" = "
			{
				{ {0xA0, 0xA2}, {0x00, 0x00}, }, // socket 0 - Channel 0 & 1 - 8-bit SPD addresses
				{ {0x00, 0x00}, {0x00, 0x00}, }, // socket 1 - Channel 0 & 1 - 8-bit SPD addresses
			}"
		end # agesa northbridge

	end #domain
end #northbridge/amd/agesa/family14/root_complex