summaryrefslogtreecommitdiff
path: root/src/mainboard/supermicro/h8dmr_fam10/Kconfig
blob: edface050b14bbfe0940d4ea92f994ac032a9608 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
config BOARD_SUPERMICRO_H8DMR_FAM10
	bool "H8DMR-i2 (Fam10)"
	select ARCH_X86
	select CPU_AMD_SOCKET_F_1207
	select NORTHBRIDGE_AMD_AMDFAM10
	select NORTHBRIDGE_AMD_AMDFAM10_ROOT_COMPLEX
	select SOUTHBRIDGE_NVIDIA_MCP55
	select SUPERIO_WINBOND_W83627HF
	select HAVE_PIRQ_TABLE
	select HAVE_MP_TABLE
	select USE_PRINTK_IN_CAR
	select USE_DCACHE_RAM
	select HAVE_HARD_RESET
	select IOAPIC
	select LIFT_BSP_APIC_ID
	select AMDMCT
	select BOARD_ROMSIZE_KB_1024

config MAINBOARD_DIR
	string
	default supermicro/h8dmr_fam10
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config DCACHE_RAM_BASE
	hex
	default 0xc8000
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config DCACHE_RAM_SIZE
	hex
	default 0x08000
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config DCACHE_RAM_GLOBAL_VAR_SIZE
	hex
	default 0x01000
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config APIC_ID_OFFSET
	hex
	default 0x10
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config MEM_TRAIN_SEQ
	int
	default 1
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config SB_HT_CHAIN_ON_BUS0
	int
	default 2
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config SB_HT_CHAIN_UNITID_OFFSET_ONLY
	bool
	default n
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config LB_CKS_RANGE_END
	int
	default 122
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config LB_CKS_LOC
	int
	default 123
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config MAINBOARD_PART_NUMBER
	string
	default "H8DMR-i2 (Fam10)"
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config HW_MEM_HOLE_SIZEK
	hex
	default 0x100000
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config MAX_CPUS
	int
	default 4
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config MAX_PHYSICAL_CPUS
	int
	default 2
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config HT_CHAIN_END_UNITID_BASE
	hex
	default 0x0
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config HT_CHAIN_UNITID_BASE
	hex
	default 0x0
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config USE_INIT
	bool
	default n
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config SB_HT_CHAIN_ON_BUS0
	int
	default 2
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config IRQ_SLOT_COUNT
	int
	default 11
	depends on BOARD_SUPERMICRO_H8DMR_FAM10

config AMD_UCODE_PATCH_FILE
	string
	default "mc_patch_0100009f.h"
	depends on BOARD_SUPERMICRO_H8DMR_FAM10