summaryrefslogtreecommitdiff
path: root/src/northbridge/amd/amdfam10/nb_control.c
blob: a9bdb184159426f084e39b3a8f9dce6f9be1fc65 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
/*
 * This file is part of the coreboot project.
 *
 * Copyright (C) 2015 Timothy Pearson <tpearson@raptorengineeringinc.com>, Raptor Engineering
 * Copyright (C) 2016 Damien Zammit <damien@zamaudio.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

/* Configure various power control registers, including processor boost
 * and TDP monitoring support.
 */

#include <console/console.h>
#include <device/device.h>
#include <device/pci.h>
#include <device/pci_ids.h>
#include <device/pci_ops.h>
#include <cpu/amd/model_10xxx_rev.h>

#include "amdfam10.h"

static void nb_control_init(struct device *dev)
{
	uint32_t dword;
	uint32_t f5x80;
	uint8_t cu_enabled;
	uint8_t compute_unit_count = 0;

	printk(BIOS_DEBUG, "NB: Function 5 Northbridge Control.. ");

	/* Determine the number of active compute units on this node */
	f5x80 = pci_read_config32(dev, 0x80);
	cu_enabled = f5x80 & 0xf;
	if (cu_enabled == 0x1)
		compute_unit_count = 1;
	if (cu_enabled == 0x3)
		compute_unit_count = 2;
	if (cu_enabled == 0x7)
		compute_unit_count = 3;
	if (cu_enabled == 0xf)
		compute_unit_count = 4;

	/* Configure Processor TDP Running Average */
	dword = pci_read_config32(dev, 0xe0);
	dword &= ~0xf;				/* RunAvgRange = 0x9 */
	dword |= 0x9;
	pci_write_config32(dev, 0xe0, dword);

	/* Configure northbridge P-states */
	dword = pci_read_config32(dev, 0x170);
	dword &= ~(0x7 << 9);			/* NbPstateThreshold = compute_unit_count */
	dword |= (compute_unit_count & 0x7) << 9;
	pci_write_config32(dev, 0x170, dword);

	printk(BIOS_DEBUG, "done.\n");
}

static struct device_operations mcf5_ops  = {
	.read_resources   = pci_dev_read_resources,
	.set_resources    = pci_dev_set_resources,
	.enable_resources = pci_dev_enable_resources,
	.init             = nb_control_init,
	.scan_bus         = 0,
	.ops_pci          = 0,
};

static const struct pci_driver mcf5_driver_fam15_model10 __pci_driver = {
	.ops    = &mcf5_ops,
	.vendor = PCI_VENDOR_ID_AMD,
	.device = 0x1405,
};

static const struct pci_driver mcf5_driver_fam15 __pci_driver = {
	.ops    = &mcf5_ops,
	.vendor = PCI_VENDOR_ID_AMD,
	.device = 0x1605,
};